# High Voltage High and Low Side Driver The NCP5181 is a High Voltage Power MOSFET Driver providing two outputs for direct drive of 2 N-channel power MOSFETs arranged in a half-bridge (or any other high-side + low-side) configuration. It uses the bootstrap technique to insure a proper drive of the High-side power switch. The driver works with 2 independent inputs to accommodate any topology (including half-bridge, asymmetrical half-bridge, active clamp and full-bridge...). #### **Features** - High Voltage Range: up to 600 V - dV/dt Immunity ±50 V/nsec - Gate Drive Supply Range from 10 V to 20 V - High and Low DRV Outputs - Output Source / Sink Current Capability 1.1 A / 2.4 A - 3.3 V and 5 V Input Logic Compatible - Up to V<sub>CC</sub> Swing on Input Pins - Matched Propagation Delays between Both Channels - Outputs in Phase with the Inputs - Independent Logic Inputs to Accommodate All Topologies - Under V<sub>CC</sub> LockOut (UVLO) for Both Channels - Pin to Pin Compatible with IR2181(S) - These are Pb-Free Devices #### **Applications** - High Power Energy Management - Half-bridge Power Converters - Any Complementary Drive Converters (asymmetrical half-bridge, active clamp) - Full-bridge Converters - Bridge Inverters for UPS Systems #### **PIN ASSIGNMENT** | PIN | FUNCTION | |-------------------|------------------------------------------------------| | IN_HI | Logic Input for High Side Driver Output In Phase | | IN_LO | Logic Input for Low Side Driver Output In Phase | | GND | Ground | | DRV_LO | Low Side Gate Drive Output | | V <sub>CC</sub> | Low Side and Main Power Supply | | V <sub>BOOT</sub> | Bootstrap Power Supply | | DRV_HI | High Side Gate Drive Output | | BRIDGE | Bootstrap Return or High Side Floating Supply Return | ### ON Semiconductor® #### http://onsemi.com SOIC-8 D SUFFIX CASE 751 PDIP-8 P SUFFIX CASE 626 #### **MARKING DIAGRAMS** #### NCP5181P. 5181 = Specific Device Code A = Assembly Location L = Wafer Lot Y, YY = Year W, WW = Work Week •, G = Pb-Free Package #### ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |-------------|---------------------|-----------------------| | NCP5181PG | PDIP-8<br>(Pb-Free) | 50 Units/Tube | | NCP5181DR2G | SOIC-8<br>(Pb-Free) | 2.500/Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. Figure 1. Typical Application Figure 2. Detailed Block Diagram #### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------|---------| | Main power supply voltage | V <sub>CC</sub> | -0.3 to 20 | V | | VHV: High Voltage BRIDGE pin | V <sub>BRIDGE</sub> | -1 to 600 | V | | VHV: Floating supply voltage | V <sub>BOOT</sub> – V <sub>BRIDGE</sub> | 0 to 20 | V | | VHV: High side output voltage | $V_{DRV\_HI}$ | V <sub>BRIDGE</sub> -0.3 to V <sub>BOOT</sub> +0.3 | V | | Low side output voltage | V <sub>DRV_LO</sub> | -0.3 to V <sub>CC</sub> +0.3 | V | | Allowable output slew rate | dV <sub>BRIDGE</sub> /d <sub>t</sub> | 50 | V/ns | | Inputs IN_HI, IN_LO | V <sub>IN_XX</sub> | -1.0 to V <sub>CC</sub> +0.3 | V | | ESD Capability: HBM model (all pins except pins 6–7–8) Machine model (all pins except pins 6–7–8) | | 2.0<br>200 | kV<br>V | | Latch up capability per Jedec JESD78 | | | | | Power dissipation and thermal characteristics<br>PDIP8: Thermal resistance, Junction-to-Air<br>SO-8: Thermal resistance, Junction-to-Air | R <sub>θ</sub> JA<br>R <sub>θ</sub> JA | 100<br>178 | °C/W | | Operating junction temperature | T <sub>J_min</sub><br>T <sub>J_max</sub> | -55<br>+150 | °C | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. **Symbol** $T_A$ –40°C to 125°C Units $\textbf{ELECTRICAL CHARACTERISTICS} \ (V_{CC} = V_{boot} = 15 \ \text{V}, \ V_{gnd} = V_{bridge}, \ -40^{\circ}\text{C} < T_{A} < 125^{\circ}\text{C}, \ \text{Outputs loaded with 1 nF)}$ | <u> </u> | 1 - | | | | | |------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----|-----|-----|-------| | OUTPUT SECTION | | | | | | | | | Min | Тур | Max | | | Output high short circuit pulsed current $V_{DRV} = 0 \text{ V}, \text{ PW} \le 10 \mu \text{s}, \text{ (Note 1)}$ | I <sub>DRVhigh</sub> | _ | 1.4 | - | А | | Output low short circuit pulsed current $V_{DRV} = V_{CC}$ , $PW \le 10 \mu s$ , (Note 1) | I <sub>DRVIow</sub> | _ | 2.2 | _ | А | | Output resistor (Typical value @ 25°C only) Source | R <sub>OH</sub> | - | 5 | 12 | Ω | | Output resistor (Typical value @ 25°C only)<br>Sink | R <sub>OL</sub> | _ | 2 | 8 | Ω | | DYNAMIC OUTPUT SECTION | | | | | | | Rating | Symbol | Min | Тур | Max | Units | | Turn-on propagation delay (V <sub>bridge</sub> = 0 V) | t <sub>ON</sub> | _ | 100 | 170 | ns | | Turn-off propagation delay (V <sub>bridge</sub> = 0 V or 50 V) (Note 2) | t <sub>OFF</sub> | _ | 100 | 170 | ns | | Output voltage rise time (from 10% to 90% @ V <sub>CC</sub> = 15 V) with 1 nF load | t <sub>r</sub> | _ | 40 | 60 | ns | | Output voltage falling edge (from 90% to 10% @ V <sub>CC</sub> = 15 V) with 1 nF load | t <sub>f</sub> | _ | 20 | 40 | ns | | Propagation delay matching between the High side and the Low side @ 25°C (Note 3) | $\Delta_{t}$ | - | 20 | 35 | ns | | Minimum input pulse width that changes the output | t <sub>PW</sub> | - | _ | 100 | ns | | INPUT SECTION | 1 | | 1 | - | • | | Low level input voltage threshold | V <sub>IN</sub> | _ | _ | 0.8 | V | | Input pull-down resistor (V <sub>IN</sub> < 0.5 V) | R <sub>IN</sub> | - | 200 | _ | kΩ | | High level input voltage threshold | V <sub>IN</sub> | 2.3 | - | _ | V | | SUPPLY SECTION | • | | | • | | | V <sub>CC</sub> UV Start-up voltage threshold | V <sub>CC_stup</sub> | 7.9 | 8.9 | 9.8 | V | | V <sub>CC</sub> UV Shut–down voltage threshold | V <sub>CC_shtdwn</sub> | 7.3 | 8.2 | 9.0 | V | | Hysteresis on V <sub>CC</sub> | V <sub>CC_hyst</sub> | 0.3 | 0.7 | _ | V | | V <sub>boot</sub> Start–up voltage threshold reference to bridge pin (V <sub>boot_stup</sub> = V <sub>boot</sub> – V <sub>bridge</sub> ) | V <sub>boot_stup</sub> | 7.9 | 8.9 | 9.8 | V | | V <sub>boot</sub> UV Shut–down voltage threshold | V <sub>boot_shtdwn</sub> | 7.3 | 8.2 | 9.0 | V | | Hysteresis on V <sub>boot</sub> | V <sub>boot_shtdwn</sub> | 0.3 | 0.7 | - | V | | Leakage current on high voltage pins to GND (VBOOT = VBRIDGE = DRV_HI = 600 V) | I <sub>HV_LEAK</sub> | _ | 0.5 | 40 | μА | | Consumption in active mode $(V_{CC} = V_{boot}, f_{sw} = 100 \text{ kHz} $ and 1 nF load on both driver outputs) | I <sub>CC1</sub> | _ | 4.5 | 6.5 | mA | | Consumption in inhibition mode (V <sub>CC</sub> = V <sub>boot</sub> ) | I <sub>CC2</sub> | - | 250 | 400 | μΑ | | V <sub>CC</sub> current consumption in inhibition mode | I <sub>CC3</sub> | - | 215 | _ | μΑ | | V <sub>boot</sub> current consumption in inhibition mode | I <sub>CC4</sub> | - | 35 | _ | μΑ | <sup>\*</sup>Note: see also characterization curves <sup>1.</sup> Guaranteed by design. <sup>2.</sup> Turn-off propagation delay @ $V_{bridge} = 600 \text{ V}$ is guaranteed by design 3. See characterization curve for $\Delta_t$ parameters variation on the full range temperature. 4. Timing diagram definition see Figures 4, 5 and 6. Figure 3. Input/Output Timing Diagram Figure 4. Switching Time Waveform Definitions Figure 5. Delay Matching Waveforms Definition Figure 6. Other Delay Matching Waveforms Definition Figure 7. Turn-on Propagation Delay vs. Temperature Figure 8. Turn-on Propagation Delay vs. $V_{CC}$ Voltage ( $V_{CC} = V_{boot}$ ) Figure 9. Turn-off Propagation Delay vs. Temperature Figure 10. Turn-off Propagation Delay vs. $V_{CC}$ Voltage ( $V_{CC} = V_{boot}$ ) Figure 11. High Side Turn-on Propagation Delay vs. V<sub>BRIDGE</sub> Voltage Figure 12. High Side Turn-off Propagation Delay vs. V<sub>BRIDGE</sub> Voltage Figure 13. Turn-on Rise Time vs. Temperature Figure 14. Turn-on Rise Time vs. $V_{CC}$ Voltage $(V_{CC} = V_{boot})$ Figure 15. Turn-off Fall Time vs. Temperature Figure 16. Turn-off Fall Time vs. $V_{CC}$ Voltage $(V_{CC} = V_{boot})$ Figure 17. Propagation Delay Matching Between High Side and Low Side Driver #### **TYPICAL CHARACTERISTICS** $(V_{bridge} = V_{boot} = V_{DRV\_HI})$ 100 (H) 80 80 10 12 14 16 18 20 BOOTSTRAP SUPPLY VOLTAGE (V) Figure 24. High Side Supply Current vs. Temperature Figure 25. High Side Supply Current vs. Bootstrap Supply Voltage Figure 26. V<sub>CC</sub> Supply Current vs. Temperature Figure 27. V<sub>CC</sub> Supply Current vs. V<sub>CC</sub> Supply Voltage Figure 28. UVLO Start Up Voltage vs. Temperature Figure 29. UVLO Shut Down Voltage vs. Bootstrap Supply Voltage Figure 30. ICC1 Consumption vs. Switching Frequency with 15 nC Load on Each Driver Figure 31. ICC1 Consumption vs. Switching Frequency with 33 nC Load on Each Driver Figure 32. ICC1 Consumption vs. Switching Frequency with 50 nC Load on Each Driver Figure 33. ICC1 Consumption vs. Switching Frequency with 100 nC Load on Each Driver #### PACKAGE DIMENSIONS - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE - 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. 751–01 THRU 751–06 ARE OBSOLETE. NEW STANDARD IS 754. 077. - STANDARD IS 751-07. | | MILLIMETERS | | INCHES | | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.053 | 0.069 | | D | 0.33 | 0.51 | 0.013 | 0.020 | | G | 1.27 BSC | | 0.050 BSC | | | н | 0.10 | 0.25 | 0.004 | 0.010 | | J | 0.19 | 0.25 | 0.007 | 0.010 | | K | 0.40 | 1.27 | 0.016 | 0.050 | | М | 0 ° | 8 ° | 0 ° | 8 ° | | N | 0.25 | 0.50 | 0.010 | 0.020 | | S | 5.80 | 6.20 | 0.228 | 0.244 | #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS #### **8 LEAD PDIP** CASE 626-05 #### NOTES: - DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL. - PACKAGE CONTOUR OPTIONAL (ROUND OR SQUARE CORNERS) - SQUARE CORNERS). 3. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. | | MILLIMETERS | | INCHES | | |-----|-------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.40 | 10.16 | 0.370 | 0.400 | | В | 6.10 | 6.60 | 0.240 | 0.260 | | С | 3.94 | 4.45 | 0.155 | 0.175 | | D | 0.38 | 0.51 | 0.015 | 0.020 | | F | 1.02 | 1.78 | 0.040 | 0.070 | | G | 2.54 BSC | | 0.100 BSC | | | Н | 0.76 | 1.27 | 0.030 | 0.050 | | J | 0.20 | 0.30 | 0.008 | 0.012 | | K | 2.92 | 3.43 | 0.115 | 0.135 | | L | 7.62 BSC | | 0.300 BSC | | | M | | 10° | | 10° | | N | 0.76 | 1.01 | 0.030 | 0.040 | The product described herein (NCP5181), is covered by U.S. patent: 6,362, 067. There may be some other patent pending. ON Semiconductor and the registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.