# 4M x 16 (64-MBIT) DYNAMIC RAM WITH EDO PAGE MODE **NOVEMBER 1999** #### **FEATURES** - Extended Data-Out (EDO) Page Mode access cycle - TTL compatible inputs and outputs; tristate I/O - Refresh Interval: 4,096 cycles / 64 ms - Auto refresh Mode: RAS-Only, CAS-before-RAS (CBR), and Hidden - Low Standby power dissipation: - 1.8mW(max) CMOS Input Level - Single power supply: 3.3V ± 10% - Byte Write and Byte Read operation via two CAS - Extended Temperature Range -30°C to 85°C - Industrail Temperature Range -40°C to 85°C # PIN CONFIGURATION 50-Pin TSOP (Type II) #### DESCRIPTION The ISSI IS41LV16400 is 4,194,304 x 16-bit high-performance CMOS Dynamic Random Access Memories. These devices offer an accelerated cycle access called EDO Page Mode. EDO Page Mode allows 1,024 random accesses within a single row with access cycle time as short as 20 ns per 16-bit word. The Byte Write control, of upper and lower byte, makes the IS41LV16400 ideal for use in 16-bit wide data bus systems. These features make the S41LV16400 ideally suited for high-bandwidth graphics, digital signal processing, high-performance computing systems, and peripheral applications. The IS41LV16400 is packaged in a 50-pin TSOP (Type II). JEDEC standard pinout. #### **PIN DESCRIPTIONS** | A0-A11 | Address Inputs | |---------|-----------------------------| | I/O0-15 | Data Inputs/Outputs | | WE | Write Enable | | ŌĒ | Output Enable | | RAS | Row Address Strobe | | UCAS | Upper Column Address Strobe | | LCAS | Lower Column Address Strobe | | Vcc | Power | | GND | Ground | | NC | No Connection | #### **KEY TIMING PARAMETERS** | Parameter | -50 | -60 | Unit | |---------------------------------------|-----|-----|------| | Max. RAS Access Time (trac) | 50 | 60 | ns | | Max. CAS Access Time (tcac) | 13 | 15 | ns | | Max. Column Address Access Time (taa) | 25 | 30 | ns | | Min. EDO Page Mode Cycle Time (tpc) | 20 | 25 | ns | | Min. Read/Write Cycle Time (trc) | 84 | 104 | ns | ISSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We assume no responsibility for any errors which may appear in this publication. © Copyright 1999, Integrated Silicon Solution, Inc. ### **FUNCTIONAL BLOCK DIAGRAM** ### **TRUTH TABLE** | Function | | RAS | <b>LCAS</b> | <u>UCAS</u> | WE | ŌĒ | Address tr/tc | I/O | |-----------------------------|---------------------|---------------------------------|--------------------|-------------------|----------------------------------------------------------------|-----|---------------|----------------------------------------| | Standby | | Н | Н | Н | Χ | Х | Χ | High-Z | | Read: Word | | L | L | L | Н | L | ROW/COL | Dout | | Read: Lower Byte | | L | L | Н | Н | L | ROW/COL | Lower Byte, Dout<br>Upper Byte, High-Z | | Read: Upper Byte | | L | Н | L | Н | L | ROW/COL | Lower Byte, High-Z<br>Upper Byte, Dout | | Write: Word (Early Write) | ) | L | L | L | L | Х | ROW/COL | DIN | | Write: Lower Byte (Early | Write) | L | L | Н | L | Х | ROW/COL | Lower Byte, DIN<br>Upper Byte, High-Z | | Write: Upper Byte (Early | Write) | L | Н | L | L | Х | ROW/COL | Lower Byte, High-Z<br>Upper Byte, DIN | | Read-Write <sup>(1,2)</sup> | | L | L | L | H→L | L→H | ROW/COL | Dout, Din | | EDO Page-Mode Read(2 | 1st Cycle: | L | H→L | H→L | Н | L | ROW/COL | <b>D</b> ouт | | | 2nd Cycle: | L | H→L | H→L | Н | L | NA/COL | Dout | | | Any Cycle: | L | L→H | L→H | Н | L | NA/COL | <b>D</b> оит | | EDO Page-Mode Write(1 | 1st Cycle: | L | H→L | H→L | L | Χ | ROW/COL | Din | | • | 2nd Cycle: | L | $H \rightarrow L$ | $H \rightarrow L$ | L | Χ | NA/COL | Din | | EDO Page-Mode(1,2) | 1st Cycle: | L | H→L | H→L | H→L | L→H | ROW/COL | Dout, Din | | Read-Write | 2nd Cycle: | L | $H \!\! o \!\! L$ | H→L | $H \!\! o \!\! \! \! \! \! \! \! \! \! \! \! \! \! \! \! \! $ | L→H | NA/COL | Dout, DIN | | Hidden Refresh | Read <sup>(2)</sup> | L→H→L | L | L | Н | L | ROW/COL | Dout | | | Write(1,3) | $L \!\!\to\!\! H \!\!\to\!\! L$ | L | L | L | Χ | ROW/COL | Dout | | RAS-Only Refresh | | L | Н | Н | Χ | Х | ROW/NA | High-Z | | CBR Refresh <sup>(4)</sup> | | H→L | L | L | Χ | Х | Х | High-Z | - These WRITE cycles may also be BYTE WRITE cycles (either LCAS or UCAS active). These READ cycles may also be BYTE READ cycles (either LCAS or UCAS active). EARLY WRITE only. At least one of the two CAS signals must be active (LCAS or UCAS). #### **FUNCTIONAL DESCRIPTION** The IS41LV16400 is a CMOS DRAM optimized for high-speed bandwidth, low power applications. During READ or WRITE cycles, each bit is uniquely addressed through the 22 address bits: 12 row address bits (A0~A11) and 10 column address bits (A0~A9). The row address is latched by the Row Address Strobe (RAS). The column address is latched by the Column Address Strobe (CAS). RAS is used to latch the first twelve bits and CAS is used the latter ten bits. The IS41LV16400 has two CAS controls, LCAS and UCAS. The LCAS and UCAS inputs internally generates a CAS signal functioning in an identical manner to the single CAS input on the other 4M x 16 DRAMs. The key difference is that each CAS controls its corresponding I/O tristate logic (in conjunction with OE and WE and RAS). LCAS controls I/O0 through I/O7 and UCAS controls I/O8 through I/O15. The IS41LV16400 $\overline{\text{CAS}}$ function is determined by the first $\overline{\text{CAS}}$ ( $\overline{\text{LCAS}}$ or $\overline{\text{UCAS}}$ ) transitioning LOW and the last transitioning back HIGH. The two $\overline{\text{CAS}}$ controls give the IS41LV16400 both BYTE READ and BYTE WRITE cycle capabilities. ### **Memory Cycle** A memory cycle is initiated by bring $\overline{RAS}$ LOW and it is terminated by returning both $\overline{RAS}$ and $\overline{CAS}$ HIGH. To ensures proper device operation and data integrity any memory cycle, once initiated, must not be ended or aborted before the minimum trans time has expired. A new cycle must not be initiated until the minimum precharge time transparent transparent in the strength of streng ### **Read Cycle** A read cycle is initiated by the falling edge of $\overline{\text{CAS}}$ or $\overline{\text{OE}}$ , whichever occurs last, while holding $\overline{\text{WE}}$ HIGH. The column address must be held for a minimum time specified by tar. Data Out becomes valid only when trac, taa, tcac and toea are all satisfied. As a result, the access time is dependent on the timing relationships between these parameters. #### **Write Cycle** A write cycle is initiated by the falling edge of $\overline{CAS}$ and $\overline{WE}$ , whichever occurs last. The input data must be valid at or before the falling edge of $\overline{CAS}$ or $\overline{WE}$ , whichever occurs last. #### **Refresh Cycle** To retain data, 4,096 refresh cycles are required in each 64 ms period. There are two ways to refresh the memory. - 1. By clocking each of the 4,096 row addresses (A0 through A11) with RAS at least once every 64 ms. Any read, write, read-modify-write or RAS-only cycle refreshes the addressed row. - 2. Using a CAS-before-RAS refresh cycle. CAS-before-RAS refresh is activated by the falling edge of RAS, while holding CAS LOW. In CAS-before-RAS refresh cycle, an internal 12-bit counter provides the row addresses and the external address inputs are ignored. CAS-before-RAS is a refresh-only mode and no data access or device selection is allowed. Thus, the output remains in the High-Z state during the cycle. #### **Extended Data Out Page Mode** EDO page mode operation permits all 1,024 columns within a selected row to be randomly accessed at a high data rate. In EDO page mode read cycle, the data-out is held to the next $\overline{\text{CAS}}$ cycle's falling edge, instead of the rising edge. For this reason, the valid data output time in EDO page mode is extended compared with the fast page mode. In the fast page $\overline{\text{mode}}$ , the valid data output time becomes shorter as the $\overline{\text{CAS}}$ cycle time becomes shorter. Therefore, in EDO page mode, the timing margin in read cycle is larger than that of the fast page mode even if the $\overline{\text{CAS}}$ cycle time becomes shorter. $\frac{\text{In EDO}}{\text{CAS}} \ \text{cycle time can be shorter than in the fast page mode} \\ \text{if the timing margin is the same}.$ The EDO page mode allows both read and write operations during one $\overline{RAS}$ cycle, but the performance is equivalent to that of the fast page mode in that case. #### Power-On After application of the Vcc supply, an initial pause of 200 $\mu$ s is required followed by a minimum of eight initialization cycles (any combination of cycles containing a $\overline{RAS}$ signal). During power-on, it is recommended that $\overline{RAS}$ track with Vcc or be held at a valid ViH to avoid current surges. #### ABSOLUTE MAXIMUM RATINGS(1) | Symbol | Parameters | Rating | Unit | |--------|------------------------------------|--------------|------| | VT | Voltage on Any Pin Relative to GND | -0.5 to +4.6 | V | | Vcc | Supply Voltage | -0.5 to +4.6 | V | | Іоит | Output Current | 50 | mA | | Po | Power Dissipation | 1 | W | | TA | Commercial Operation Temperature | 0 to +70 | °C | | | Extended Temperature | -30 to +85 | °C | | | Industrail Temperature | -40 to +85 | °C | | Тѕтс | Storage Temperature | -55 to +125 | °C | #### Note: # **RECOMMENDED OPERATING CONDITIONS** (Voltages are referenced to GND.) | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|--------------------------------|-----------------|------|-----------|------| | Vcc | Supply Voltage | 3.0 | 3.3 | 3.6V | V | | VIH | Input High Voltage | 2.0 | _ | Vcc + 0.3 | V | | VIL | Input Low Voltage | -0.3 | _ | 0.8 | V | | TA | Commercial Ambient Temperature | 0 | _ | 70 | °C | | | Extended Ambient Temperature | -30 | | 85 | °C | | | Industrail Ambient Temperature | <del>-4</del> 0 | _ | 85 | °C | #### CAPACITANCE(1,2) | Symbol | Parameter | Max. | Unit | |--------|--------------------------------------------|------|------| | CIN1 | Input Capacitance: A0-A11 | 5 | рF | | CIN2 | Input Capacitance: RAS, UCAS, LCAS, WE, OE | 7 | pF | | Сю | Data Input/Output Capacitance: I/O0-I/O15 | 7 | pF | #### **Notes** - 1. Tested initially and after any design or process changes that may affect these parameters. - 2. Test conditions: TA = 25°C, f = 1 MHz. Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. #### ELECTRICAL CHARACTERISTICS(1) ### (Recommended Operating Conditions unless otherwise noted.) | Symbol | Parameter | Test Condition | Speed | Min. | Max. | Unit | |--------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------------|----------------|-------------|----------------| | lıL | Input Leakage Current | Any input $0V \le V$ in $\le V$ cc<br>Other inputs not under test = $0V$ | | <del>-</del> 5 | 5 | μA | | lio | Output Leakage Current | Output is disabled (Hi-Z)<br>0V ≤ Vouт ≤ Vcc | | <del>-</del> 5 | 5 | μΑ | | Vон | Output High Voltage Level | Iон = −2.0 mA | | 2.4 | _ | V | | Vol | Output Low Voltage Level | IoL = 2.0 mA | | | 0.4 | V | | lcc1 | Standby Current: TTL | RAS, LCAS, UCAS ≥ VIH Commerica<br>Extended<br>Industrial | I | _ | 1<br>2<br>2 | mA<br>mA<br>mA | | lcc2 | Standby Current: CMOS | RAS, LCAS, UCAS ≥ Vcc - 0.2V | | _ | 0.5 | mA | | lcc3 | Operating Current: Random Read/Write <sup>(2,3,4)</sup> Average Power Supply Current | RAS, LCAS, UCAS, Address Cycling, trc = trc (min.) | -50<br>-60 | _ | 160<br>145 | mA | | Icc4 | Operating Current:<br>EDO Page Mode <sup>(2,3,4)</sup><br>Average Power Supply Current | $\overline{RAS} = V_{IL}, \overline{LCAS}, \overline{UCAS},$ Cycling tpc = tpc (min.) | -50<br>-60 | _ | 90<br>80 | mA | | Icc5 | Refresh Current: RAS-Only <sup>(2,3)</sup> Average Power Supply Current | $\overline{\text{RAS}}$ Cycling, $\overline{\text{LCAS}}$ , $\overline{\text{UCAS}} \ge \text{V}_{\text{IH}}$ trc = trc (min.) | -50<br>-60 | _ | 160<br>145 | mA | | Icc6 | Refresh Current:<br>CBR <sup>(2,3,5)</sup><br>Average Power Supply Current | RAS, LCAS, UCAS Cycling trc = trc (min.) | -50<br>-60 | _ | 160<br>145 | mA | #### Notes: - 1. An initial pause of 200 µs is required after power-up followed by eight $\overline{RAS}$ refresh cycles ( $\overline{RAS}$ -Only or CBR) before proper device operation is assured. The eight $\overline{RAS}$ cycles wake-up should be repeated any time the tree refresh requirement is exceeded. - 2. Dependent on cycle rates. - 3. Specified values are obtained with minimum cycle time and the output open. - 4. Column-address is changed once each EDO page cycle. - 5. Enables on-chip refresh and address counters. #### **AC TEST CONDITIONS** Output load: One TTL Load and 50 pF Input timing reference levels: VIH = 2.0V, VIL = 0.8VOutput timing reference levels: VOH = 2.0V, VOL = 0.8V # **AC CHARACTERISTICS**(1,2,3,4,5,6) # (Recommended Operating Conditions unless otherwise noted.) | | | -5 | 0 | -6 | -60 | | | |--------|--------------------------------------------------------|------|------|------|------|-------|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Units | | | trc | Random READ or WRITE Cycle Time | 84 | _ | 104 | _ | ns | | | trac | Access Time from RAS(6, 7) | _ | 50 | _ | 60 | ns | | | tcac | Access Time from CAS(6, 8, 15) | _ | 13 | _ | 15 | ns | | | taa | Access Time from Column-Address <sup>(6)</sup> | _ | 25 | _ | 30 | ns | | | tras | RAS Pulse Width | 50 | 10K | 60 | 10K | ns | | | trp | RAS Precharge Time | 30 | _ | 40 | _ | ns | | | tcas | CAS Pulse Width(26) | 8 | 10K | 10 | 10K | ns | | | tcp | CAS Precharge Time(9, 25) | 9 | _ | 9 | _ | ns | | | tcsн | CAS Hold Time (21) | 38 | _ | 40 | _ | ns | | | trcd | RAS to CAS Delay Time(10, 20) | 12 | 37 | 14 | 45 | ns | | | tasr | Row-Address Setup Time | 0 | _ | 0 | _ | ns | | | trah | Row-Address Hold Time | 8 | _ | 10 | _ | ns | | | tasc | Column-Address Setup Time(20) | 0 | _ | 0 | _ | ns | | | tcah | Column-Address Hold Time(20) | 8 | _ | 10 | _ | ns | | | tar | Column-Address Hold Time (referenced to RAS) | 30 | _ | 40 | _ | ns | | | trad | RAS to Column-Address Delay Time(11) | 10 | 25 | 12 | 30 | ns | | | tral | Column-Address to RAS Lead Time | 25 | _ | 30 | _ | ns | | | trpc | RAS to CAS Precharge Time | 5 | _ | 5 | _ | ns | | | trsh | RAS Hold Time <sup>(27)</sup> | 8 | _ | 10 | _ | ns | | | trhcp | RAS Hold Time from CAS Precharge | 37 | _ | 37 | _ | ns | | | tclz | CAS to Output in Low-Z(15, 29) | 0 | _ | 0 | _ | ns | | | tCRP | CAS to RAS Precharge Time(21) | 5 | _ | 5 | _ | ns | | | top | Output Disable Time(19, 28, 29) | 3 | 15 | 3 | 15 | ns | | | toe | Output Enable Time(15, 16) | _ | 13 | _ | 15 | ns | | | toed | Output Enable Data Delay (Write) | 20 | _ | 20 | _ | ns | | | toehc | OE HIGH Hold Time from CAS HIGH | 5 | _ | 5 | _ | ns | | | toep | OE HIGH Pulse Width | 10 | _ | 10 | _ | ns | | | toes | OE LOW to CAS HIGH Setup Time | 5 | _ | 5 | _ | ns | | | trcs | Read Command Setup Time(17, 20) | 0 | _ | 0 | _ | ns | | | trrh | Read Command Hold Time (referenced to RAS)(12) | 0 | _ | 0 | _ | ns | | | trch | Read Command Hold Time (referenced to CAS)(12, 17, 21) | 0 | _ | 0 | _ | ns | | | twch | Write Command Hold Time(17, 27) | 8 | _ | 10 | _ | ns | | | twcr | Write Command Hold Time (referenced to RAS)(17) | 40 | _ | 50 | _ | ns | | | twp | Write Command Pulse Width(17) | 8 | _ | 10 | _ | ns | | | | | | | | | | | # AC CHARACTERISTICS (Continued)(1,2,3,4,5,6) (Recommended Operating Conditions unless otherwise noted.) | | | -5 | 0 | -6 | 0 | | |--------------|---------------------------------------------------------------------|------|------|------|------|-------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Units | | twpz | WE Pulse Widths to Disable Outputs | 10 | _ | 10 | _ | ns | | trwL | Write Command to RAS Lead Time(17) | 13 | _ | 15 | _ | ns | | tcwL | Write Command to CAS Lead Time(17, 21) | 8 | _ | 10 | _ | ns | | twcs | Write Command Setup Time(14, 17, 20) | 0 | _ | 0 | _ | ns | | tdhr | Data-in Hold Time (referenced to RAS) | 39 | _ | 39 | _ | ns | | tach | Column-Address Setup Time to CAS Precharge during WRITE Cycle | 15 | _ | 15 | _ | ns | | toeh | OE Hold Time from WE during READ-MODIFY-WRITE cycle <sup>(18)</sup> | 8 | _ | 10 | _ | ns | | tos | Data-In Setup Time(15, 22) | 0 | _ | 0 | _ | ns | | tон | Data-In Hold Time(15, 22) | 8 | _ | 10 | _ | ns | | trwc | READ-MODIFY-WRITE Cycle Time | 108 | _ | 133 | _ | ns | | trwd | RAS to WE Delay Time during READ-MODIFY-WRITE Cycle <sup>(14)</sup> | 64 | _ | 77 | _ | ns | | tcwp | CAS to WE Delay Time(14, 20) | 26 | _ | 32 | _ | ns | | tawd | Column-Address to WE Delay Time(14) | 39 | _ | 47 | _ | ns | | tPC | EDO Page Mode READ or WRITE Cycle Time <sup>(24)</sup> | 20 | _ | 25 | _ | ns | | trasp | RAS Pulse Width in EDO Page Mode | 50 | 100K | 60 | 100K | ns | | <b>t</b> CPA | Access Time from CAS Precharge(15) | _ | 30 | _ | 35 | ns | | tPRWC | EDO Page Mode READ-WRITE<br>Cycle Time <sup>(24)</sup> | 56 | _ | 68 | _ | ns | | tсон | Data Output Hold after CAS LOW | 5 | _ | 5 | _ | ns | | toff | Output Buffer Turn-Off Delay from CAS or RAS(13,15,19, 29) | 1.6 | 12 | 1.6 | 15 | ns | | twnz | Output Disable Delay from WE | 3 | 10 | 3 | 10 | ns | | tclch | Last CAS going LOW to First CAS returning HIGH <sup>(23)</sup> | 10 | _ | 10 | _ | ns | | tcsr | CAS Setup Time (CBR REFRESH)(30, 20) | 5 | _ | 5 | _ | ns | | tchr | CAS Hold Time (CBR REFRESH)(30, 21) | 8 | _ | 10 | _ | ns | | tord | OE Setup Time prior to RAS during HIDDEN REFRESH Cycle | 0 | _ | 0 | _ | ns | | tref | Refresh Period (4,096 Cycles) | _ | 64 | _ | 64 | ms | | tτ | Transition Time (Rise or Fall)(2, 3) | 1 | 50 | 1 | 50 | ns | #### Notes: - 1. An initial pause of 200 µs is required after power-up followed by eight RAS refresh cycle (RAS-Only or CBR) before proper device operation is assured. The eight RAS cycles wake-up should be repeated any time the tref refresh requirement is exceeded. - VIH (MIN) and VIL (MAX) are reference levels for measuring timing of input signals. Transition times, are measured between VIH and VIL (or between VIL and VIH) and assume to be 1 ns for all inputs. - In addition to meeting the transition rate specification, all input signals must transit between V<sub>IH</sub> and V<sub>IL</sub> (or between V<sub>IL</sub> and V<sub>IH</sub>) in a monotonic manner. - If $\overline{CAS}$ and $\overline{RAS} = V_{IH}$ , data output is High-Z. - If $\overline{CAS} = V_{IL}$ , data output may contain data from the last valid READ cycle. - 6. Measured with a load equivalent to one TTL gate and 50 pF. - 7. Assumes that tRCD ≤ tRCD (MAX). If tRCD is greater than the maximum recommended value shown in this table, tRAC will increase by the amount that tRCD exceeds the value shown. - 8. Assumes that $trcd \ge trcd$ (MAX). - 9. If CAS is LOW at the falling edge of RAS, data out will be maintained from the previous cycle. To initiate a new cycle and clear the data output buffer, CAS and RAS must be pulsed for tcp. - 10. Operation with the tRCD (MAX) limit ensures that tRAC (MAX) can be met. tRCD (MAX) is specified as a reference point only; if tRCD is greater than the specified trod (MAX) limit, access time is controlled exclusively by toac. - 11. Operation within the trad (MAX) limit ensures that trcd (MAX) can be met. trad (MAX) is specified as a reference point only; if trad is greater than the specified trad (MAX) limit, access time is controlled exclusively by taa. - 12. Either trich or trich must be satisfied for a READ cycle. - 13. toff (MAX) defines the time at which the output achieves the open circuit condition; it is not a reference to Voh or Vol. - 14. twcs, trwb, tawb and tcwb are restrictive operating parameters in LATE WRITE and READ-MODIFY-WRITE cycle only. If twcs ≥ twcs (MIN), the cycle is an EARLY WRITE cycle and the data output will remain open circuit throughout the entire cycle. If trwp ≥ trwp (MIN), tawd ≥ tawd (MIN) and tcwd ≥ tcwd (MIN), the cycle is a READ-WRITE cycle and the data output will contain data read from the selected cell. If neither of the above conditions is met, the state of I/O (at access time and until CAS and RAS or OE go back to VIH) is indeterminate. $\overline{OE}$ held HIGH and $\overline{WE}$ taken LOW after $\overline{CAS}$ goes LOW result in a LATE WRITE ( $\overline{OE}$ -controlled) cycle. - 15. Output parameter (I/O) is referenced to corresponding CAS input, I/O0-I/O7 by LCAS and I/O8-I/O15 by UCAS. - 16. During a READ cycle, if OE is LOW then taken HIGH before CAS goes HIGH, I/O goes open. If OE is tied permanently LOW, a LATE WRITE or READ-MODIFY-WRITE is not possible. - 17. Write command is defined as $\overline{WE}$ going low. - 18. LATE WRITE and READ-MODIFY-WRITE cycles must have both top and toen met (OE HIGH during WRITE cycle) in order to ensure that the output buffers will be open during the WRITE cycle. The I/Os will provide the previously written data if $\overline{\sf CAS}$ remains LOW and OE is taken back to LOW after toeh is met. - 19. The I/Os are in open during READ cycles once top or toff occur. - 20. The first $\chi \overline{\text{CAS}}$ edge to transition LOW. 21. The last $\chi \overline{\text{CAS}}$ edge to transition HIGH. - 22. These parameters are referenced to CAS leading edge in EARLY WRITE cycles and WE leading edge in LATE WRITE or READ-MODIFY-WRITE cycles. - 23. Last falling $\chi \overline{CAS}$ edge to first rising $\chi \overline{CAS}$ edge. - 24. Last rising $\chi \overline{CAS}$ edge to next cycle's last rising $\chi \overline{CAS}$ edge. - 25. Last rising $\chi \overline{CAS}$ edge to first falling $\chi \overline{CAS}$ edge. - 26. Each $\chi \overline{\text{CAS}}$ must meet minimum pulse width. - 27. Last $\chi \overline{CAS}$ to go LOW. - 28. I/Os controlled, regardless UCAS and LCAS. - 29. The 3 ns minimum is a parameter guaranteed by design. - 30. Enables on-chip refresh and address counters. ### **READ CYCLE** #### Note: 1. toff is referenced from rising edge of $\overline{RAS}$ or $\overline{CAS}$ , whichever occurs last. # EARLY WRITE CYCLE (OE = DON'T CARE) # READ WRITE CYCLE (LATE WRITE and READ-MODIFY-WRITE Cycles) #### **EDO-PAGE-MODE READ CYCLE** #### Note: <sup>1.</sup> tpc can be measured from falling edge of $\overline{CAS}$ to falling edge of $\overline{CAS}$ , or from rising edge of $\overline{CAS}$ to rising edge of $\overline{CAS}$ . Both measurements must meet the tpc specifications. ### **EDO-PAGE-MODE EARLY-WRITE CYCLE** # **EDO-PAGE-MODE READ-WRITE CYCLE (LATE WRITE and READ-MODIFY WRITE Cycles)** #### Note: 1. tpc can be measured from falling edge of $\overline{CAS}$ to falling edge of $\overline{CAS}$ , or from rising edge of $\overline{CAS}$ to rising edge of $\overline{CAS}$ . Both measurements must meet the tpc specifications. ### EDO-PAGE-MODE READ-EARLY-WRITE CYCLE (Psuedo READ-MODIFY WRITE) ### **AC WAVEFORMS** # **READ CYCLE** (With WE-Controlled Disable) # $\overline{\text{RAS}}$ -ONLY REFRESH CYCLE ( $\overline{\text{OE}}$ , $\overline{\text{WE}}$ = DON'T CARE) ### CBR REFRESH CYCLE (Addresses; WE, OE = DON'T CARE) # HIDDEN REFRESH CYCLE(1) (WE = HIGH; OE = LOW) #### Notes: - A Hidden Refresh may also be performed after a Write Cycle. In this case, WE = LOW and OE = HIGH. toff is referenced from rising edge of RAS or CAS, whichever occurs last. ORDERING INFORMATION: 5V Commercial Range: 0°C to 70°C | Speed (ns) | Order Part No. | Package | |------------|-----------------|------------------------| | 50 | IS41LV16400-50T | 400-mil TSOP (Type II) | | 60 | IS41LV16400-60T | 400-mil TSOP (Type II) | **ORDERING INFORMATION: 3.3V** Extended Temperature Range: -30°C to 85°C | Speed (ns) | Order Part No. | Package | |------------|------------------|------------------------| | 50 | IS41LV16400-50TE | 400-mil TSOP (Type II) | | 60 | IS41LV16400-60TE | 400-mil TSOP (Type II) | **ORDERING INFORMATION: 3.3V** Industrial Temperature Range: -40°C to 85°C | Speed (ns) | Order Part No. | Package | |------------|------------------|------------------------| | 50 | IS41LV16400-50TI | 400-mil TSOP (Type II) | | 60 | IS41LV16400-60TI | 400-mil TSOP (Type II) | Integrated Silicon Solution, Inc. 2231 Lawson Lane Santa Clara, CA 95054 Tel: 1-800-379-4774 Fax: (408) 588-0806 E-mail: sales@issi.com