# e2V

### e2v technologies

**FEATURES** 

- 1024 by 1024 1:1 Image Format
- Image Area 13.3 x 13.3 mm
- Frame Transfer Operation
- 13 µm Square Pixels
- Symmetrical Anti-static Gate Protection
- Very Low Noise Output Amplifiers
- Gated Dump Drain on Output Register
- 100% Active Area

#### **APPLICATIONS**

- Spectroscopy
- Scientific Imaging
- Star Tracking
- Medical Imaging

#### INTRODUCTION

This version of the CCD47-20 is a front-face illuminated, frame transfer CCD sensor with high performance low noise output amplifiers, suitable for use in slow-scan imaging systems. The image area contains a full 1024 by 1024 pixels which are 13  $\mu m$ square. The output register is split, allowing either or both of the two output amplifiers to be employed, and is provided with a drain and control gate for charge dump purposes.

In common with all e2v technologies CCD Sensors, the CCD47-20 is available with a fibre-optic window or taper, a UV coating or a phosphor coating for X-ray detection. Other variants of the CCD47-20 include IMO, back-thinned and full-frame devices.

Designers are advised to consult e2v technologies should they be considering using CCD sensors in abnormal environments or if they require customised packaging.

## CCD47-20 **High Performance CCD Sensor**



#### TYPICAL PERFORMANCE

| Maximum readout frequency   |  |     |     | 5     | MHz         |
|-----------------------------|--|-----|-----|-------|-------------|
| Output responsivity         |  |     |     | 4.5   | $\mu V/e^-$ |
| Peak signal                 |  |     |     | 120   | ke-/pixel   |
| Dynamic range (at 20 kHz) . |  | ~6  | 0 0 | 000:1 |             |
| Spectral range              |  | 400 | -   | 1100  | nm          |
| Readout noise (at 20 kHz) . |  |     |     | 2.0   | e rms       |
| QE at 700 nm                |  |     |     | 45    | %           |

#### **GENERAL DATA**

#### **Format**

| Image area  |     |          |   |    |     |     |     |    |    |    | 13  | .3 x 13 | .3  | mm      |
|-------------|-----|----------|---|----|-----|-----|-----|----|----|----|-----|---------|-----|---------|
| Active pixe | ls  | (H)      |   |    |     |     |     |    |    |    |     | 1024    |     |         |
|             |     | $(\lor)$ |   |    |     |     |     |    |    |    |     | 1024    |     |         |
| Pixel size  |     |          |   |    |     |     |     |    |    |    |     | 13 x 13 |     | μm      |
| Storage are | еа  |          |   |    |     |     |     |    |    |    | 13  | .3 x 13 | .3  | mm      |
| Pixels (H)  |     |          |   |    |     |     |     |    |    |    |     | 1024    |     |         |
| (∨)         |     |          |   |    |     |     |     |    |    |    |     | 1024    |     |         |
| Additional  | pi: | xels     | а | re | pro | vid | led | in | bo | th | the | image   | and | storage |
|             | ٠.  |          |   |    |     |     |     |    |    |    |     | -       |     | -       |

areas for dark reference and over-scanning purposes.

|                             |  | _ | - |    |   |  |   |
|-----------------------------|--|---|---|----|---|--|---|
| Number of output amplifiers |  |   |   |    |   |  | 2 |
| Weight (approx, no window)  |  |   |   | 7. | 5 |  | g |

#### **Package**

| Package size      |  |  |  |    |      |    | 22.7 | 7 x | 42.0 | mm    |
|-------------------|--|--|--|----|------|----|------|-----|------|-------|
| Number of pins .  |  |  |  |    |      |    |      |     |      | 32    |
| Inter-pin spacing |  |  |  |    |      |    |      |     | 2.54 | mm    |
| Window material   |  |  |  | qu | artz | or | rem  | OV  | able | glass |
| Туре              |  |  |  |    |      | CE | eram | iic | DIL  | array |

e2v technologies limited, Waterhouse Lane, Chelmsford, Essex CM1 2QU England Telephone: +44 (0)1245 493493 Facsimile: +44 (0)1245 492492 

#### **PERFORMANCE**

|                                                                 | Min | Typical | Max  |                           |
|-----------------------------------------------------------------|-----|---------|------|---------------------------|
| Peak charge storage (see note 1)                                | 80k | 120k    | -    | e <sup>-</sup> /pixel     |
| Peak output voltage (no binning)                                | -   | 540     | -    | mV                        |
| Dark signal at 293 K (see notes 2 and 3)                        | -   | 10k     | 20k  | e <sup>-</sup> /pixel/s   |
| Dynamic range (see note 4)                                      | -   | 60 000  | -    |                           |
| Charge transfer efficiency (see note 5):                        |     |         |      |                           |
| parallel                                                        | -   | 99.9999 | -    | %                         |
| serial                                                          | -   | 99.9993 | -    | %                         |
| Output amplifier responsivity (see note 3)                      | 3.0 | 4.5     | 6.0  | μV/e <sup>-</sup>         |
| Readout noise at 243 K (see notes 3 and 6):                     |     |         |      |                           |
| grade 0 and 1                                                   | -   | 2.0     | 4.0  | rms e <sup>-</sup> /pixel |
| grade 2                                                         | -   | 3.0     | 6.0  | rms e <sup>-</sup> /pixel |
| Maximum readout frequency (see note 7)                          | -   | 5.0     | -    | MHz                       |
| Response non-uniformity (std. deviation)                        | -   | 3       | 10   | % of mean                 |
| Dark signal non-uniformity (std. deviation) (see notes 3 and 8) | -   | 1000    | 2000 | e <sup>-</sup> /pixel/s   |

#### **ELECTRICAL INTERFACE CHARACTERISTICS**

#### Electrode capacitances (measured at mid-clock level)

|                                                | Min | Typical | Max |    |
|------------------------------------------------|-----|---------|-----|----|
| SØ/SØ interphase                               | -   | 3.5     | -   | nF |
| IØ/IØ interphase                               | -   | 3.5     | -   | nF |
| IØ/SS and SØ/SS                                | -   | 4.5     | -   | nF |
| RØ/RØ interphase                               | -   | 40      | -   | pF |
| $R\emptyset/(SS+DG+OD)$                        | -   | 60      | -   | pF |
| ØR/SS                                          | -   | 10      | -   | pF |
| Output impedance (at typ. operating condition) | -   | 300     | -   | Ω  |

#### **NOTES**

- 1. Signal level at which resolution begins to degrade.
- 2. Measured between 233 and 253 K and  $\rm V_{SS}$  +9.0 V. Dark signal at any temperature T (kelvin) may be estimated from:

$$Q_d/Q_{d0} = 122T^3e^{-6400/T}$$

where  $Q_{d0}$  is the dark signal at T = 293 K (20 °C).

- 3. Test carried out at e2v technologies on all sensors.
- 4. Dynamic range is the ratio of readout noise to full well capacity measured at 243 K and 20 kHz readout speed.
- CCD characterisation measurements made using charge generated by X-ray photons of known energy.
- 6. Measured using a dual-slope integrator technique (i.e. correlated double sampling) with a 20  $\mu$ s integration period.
- Readout at speeds in excess of 5 MHz into a 15 pF load can be achieved but performance to the parameters given cannot be guaranteed.
- 8. Measured between 233 and 253 K, excluding white defects.

#### **BLEMISH SPECIFICATION**

**Traps** Pixels where charge is temporarily held.

Traps are counted if they have a capacity

greater than 200 e<sup>-</sup> at 243 K.

 $\textbf{Slipped columns} \quad \text{Are counted if they have an amplitude}$ 

greater than 200 e<sup>-</sup>.

Black spots Are counted when they have a signal

level of less than 90% of the local mean at a signal level of approximately half full-

well.

White spots

Are counted when they have a generation rate 25 times the specified maximum dark signal generation rate (measured between 233 and 253 K). The amplitude of white spots will vary in the same manner as dark current, i.e.:

 $Q_d/Q_{d0} = 122T^3e^{-6400/T}$ 

White column A column which contains at least 21 white

lefects.

Black column A column which contains at least 21 black

defects.

| GRADE                               | 0  | 1  | 2   |
|-------------------------------------|----|----|-----|
| Column defects:<br>black or slipped | 0  | 2  | 6   |
| white                               | 0  | 0  | 0   |
| Black spots                         | 15 | 25 | 100 |
| Traps > 200 e <sup>-</sup>          | 1  | 2  | 5   |
| White spots                         | 20 | 30 | 50  |

Grade 5

Devices which are fully functioning, with image quality below that of grade 2, and which may not meet all other performance parameters.

Minimum separation between

adjacent black columns . . . . . . . . . . . 50 pixels

**Note** The effect of temperature on defects is that traps will be observed less at higher temperatures but more may appear below 233 K. The amplitude of white spots and columns will decrease rapidly with temperature.

#### TYPICAL OUTPUT CIRCUIT NOISE

#### (Measured using clamp and sample)

$$V_{SS} = 9 V \quad V_{RD} = 18 V \quad V_{OD} = 29 V$$



## TYPICAL SPECTRAL RESPONSE (No window)



## TYPICAL VARIATION OF DARK SIGNAL WITH SUBSTRATE VOLTAGE (Two I $\varnothing$ phases held low)



#### TYPICAL VARIATION OF DARK CURRENT WITH TEMPERATURE



#### **DEVICE SCHEMATIC**



CCD47-20, page 4 © e2v technologies

#### CONNECTIONS, TYPICAL VOLTAGES AND ABSOLUTE MAXIMUM RATINGS

|     |      |                                            |     | E AMPLITU<br>/EL (V) (Se |     | MAXIMUM RATINGS with respect to V <sub>ss</sub> |  |  |
|-----|------|--------------------------------------------|-----|--------------------------|-----|-------------------------------------------------|--|--|
| PIN | REF  | DESCRIPTION                                | Min | Typical                  | Max |                                                 |  |  |
| 1   | SS   | Substrate                                  | 0   | 9                        | 10  | -                                               |  |  |
| 2   | ABD  | Anti-blooming drain (see note 10)          |     | V <sub>OD</sub>          |     | -0.3  to  +25  V                                |  |  |
| 3   | IØ3  | Image area clock                           | 8   | 12                       | 15  | <u>+</u> 20 V                                   |  |  |
| 4   | IØ2  | Image area clock                           | 8   | 12                       | 15  | <u>+</u> 20 V                                   |  |  |
| 5   | IØ1  | Image area clock                           | 8   | 12                       | 15  | <u>+</u> 20 V                                   |  |  |
| 6   | SS   | Substrate                                  | 0   | 9                        | 10  | -                                               |  |  |
| 7   | OG   | Output gate                                | 1   | 3                        | 5   | <u>+</u> 20 V                                   |  |  |
| 8   | RDL  | Reset transistor drain (left amplifier)    | 15  | 17                       | 19  | -0.3  to  +25  V                                |  |  |
| 9   | -    | No connection                              |     | -                        |     | -                                               |  |  |
| 10  | OSL  | Output transistor source (left amplifier)  |     | see note 1               | 1   | -0.3  to  +25  V                                |  |  |
| 11  | ODL  | Output transistor drain (left amplifier)   | 27  | 29                       | 31  | -0.3  to  +35  V                                |  |  |
| 12  | SS   | Substrate                                  | 0   | 9                        | 10  | -                                               |  |  |
| 13  | ØRL  | Output reset pulse (left amplifier)        | 8   | 12                       | 15  | <u>+</u> 20 V                                   |  |  |
| 14  | RØ3L | Output register clock (left section)       | 8   | 10                       | 15  | <u>+</u> 20 V                                   |  |  |
| 15  | RØ2L | Output register clock (left section)       | 8   | 10                       | 15  | <u>+</u> 20 V                                   |  |  |
| 16  | RØ1L | Output register clock (left section)       | 8   | 10                       | 15  | <u>+</u> 20 V                                   |  |  |
| 17  | RØ1R | Output register clock (right section)      | 8   | 10                       | 15  | <u>+</u> 20 V                                   |  |  |
| 18  | RØ2R | Output register clock (right section)      | 8   | 10                       | 15  | <u>+</u> 20 V                                   |  |  |
| 19  | RØ3R | Output register clock (right section)      | 8   | 10                       | 15  | <u>+</u> 20 V                                   |  |  |
| 20  | ØRR  | Output reset pulse (right amplifier)       | 8   | 12                       | 15  | <u>+</u> 20 V                                   |  |  |
| 21  | SS   | Substrate                                  | 0   | 9                        | 10  | -                                               |  |  |
| 22  | ODR  | Output transistor drain (right amplifier)  | 27  | 29                       | 31  | -0.3  to  +35  V                                |  |  |
| 23  | OSR  | Output transistor source (right amplifier) |     | see note 1               | 1   | -0.3  to  +25  V                                |  |  |
| 24  |      | No connection                              |     | -                        |     | -                                               |  |  |
| 25  | RDR  | Reset transistor drain (right amplifier)   | 15  | 17                       | 19  | -0.3  to  +25  V                                |  |  |
| 26  | DG   | Dump gate (see note 12)                    | -   | 0                        | -   | <u>+</u> 20 V                                   |  |  |
| 27  | SS   | Substrate                                  | 0   | 9                        | 10  | -                                               |  |  |
| 28  | SØ1  | Storage area clock                         | 8   | 12                       | 15  | <u>+</u> 20 V                                   |  |  |
| 29  | SØ2  | Storage area clock                         | 8   | 12                       | 15  | <u>+</u> 20 V                                   |  |  |
| 30  | SØ3  | Storage area clock                         | 8   | 12                       | 15  | <u>+</u> 20 V                                   |  |  |
| 31  | ABG  | Anti-blooming gate                         | 0   | 0                        | 5   | <u>+</u> 20 V                                   |  |  |
| 32  | SS   | Substrate                                  | 0   | 9                        | 10  | -                                               |  |  |

Maximum voltages between pairs of pins:

pin 10 (OSL) to pin 11 (ODL)  $\dots \dots \pm 15$  V pin 22 (ODR) to pin 23 (OSR)  $\dots \pm 15$  V Maximum output transistor current  $\dots \dots 10$  mA

#### **NOTES**

- 9. Readout register clock pulse low levels +1 V; other clock low levels  $0\pm0.5$  V.
- 10. Drain not incorporated, but bias is still necessary.
- 11. 3 to 5 V below OD. Connect to ground using a 2 to 5 mA current source or appropriate load resistor (typically 5 to 10 kΩ).
- 12. Non-charge dumping level shown. For operation in charge dumping mode, DG should be pulsed to 12  $\pm$  2 V.
- 13. All devices will operate at the typical values given. However, some adjustment within the minimum to maximum range may be required for to optimise performance for critical applications. It should be noted that conditions for optimum performance may differ from device to device.
- 14. With the RØ connections shown, the device will operate through the left-hand output only. In order to operate from both outputs RØ1(R) and RØ2(R) should be reversed.

#### FRAME TRANSFER TIMING DIAGRAM



#### **DETAIL OF LINE TRANSFER**

#### (For output from a single amplifier)



CCD47-20, page 6 © e2v technologies

#### **DETAIL OF VERTICAL LINE TRANSFER (Single line dump)**



#### **DETAIL OF VERTICAL LINE TRANSFER (Multiple line dump)**



#### **DETAIL OF OUTPUT CLOCKING**



#### **LINE OUTPUT FORMAT**



<sup>\* =</sup> Partially shielded transition elements

#### **CLOCK TIMING REQUIREMENTS**

| Symbol                            | Description                             | Min                   | Typical            | Max               |    |
|-----------------------------------|-----------------------------------------|-----------------------|--------------------|-------------------|----|
| T <sub>i</sub>                    | Image clock period                      | 2                     | 5                  | see note 15       | μs |
| t <sub>wi</sub>                   | Image clock pulse width                 | 1                     | 2.5                | see note 15       | μs |
| t <sub>ri</sub>                   | Image clock pulse rise time (10 to 90%) | 0.1                   | 0.5                | 0.2T <sub>i</sub> | μs |
| t <sub>fi</sub>                   | Image clock pulse fall time (10 to 90%) | t <sub>ri</sub>       | 0.5                | 0.2T <sub>i</sub> | μs |
| t <sub>oi</sub>                   | Image clock pulse overlap               | $(t_{ri} + t_{fi})/2$ | 0.5                | 0.2T <sub>i</sub> | μs |
| t <sub>dir</sub>                  | Delay time, S∅ stop to R∅ start         | 1                     | 2                  | see note 15       | μs |
| t <sub>dri</sub>                  | Delay time, R∅ stop to S∅ start         | 1                     | 1                  | see note 15       | μs |
| T <sub>r</sub>                    | Output register clock cycle period      | 200                   | 1000               | see note 15       | ns |
| t <sub>rr</sub>                   | Clock pulse rise time (10 to 90%)       | 50                    | 0.1T <sub>r</sub>  | 0.3T <sub>r</sub> | ns |
| t <sub>fr</sub>                   | Clock pulse fall time (10 to 90%)       | t <sub>rr</sub>       | 0.1T <sub>r</sub>  | 0.3T <sub>r</sub> | ns |
| t <sub>or</sub>                   | Clock pulse overlap                     | 20                    | 0.5t <sub>rr</sub> | 0.1T <sub>r</sub> | ns |
| t <sub>wx</sub>                   | Reset pulse width                       | 30                    | 0.1T <sub>r</sub>  | 0.3T <sub>r</sub> | ns |
| t <sub>rx</sub> , t <sub>fx</sub> | Reset pulse rise and fall times         | 0.2t <sub>wx</sub>    | 0.5t <sub>rr</sub> | 0.1T <sub>r</sub> | ns |
| t <sub>d×</sub>                   | Delay time, ∅R low to R∅3 low           | 30                    | 0.5T <sub>r</sub>  | 0.8T <sub>r</sub> | ns |

#### **NOTES**

- 15. No maximum other than that necessary to achieve an acceptable dark signal at the longer readout times.
- 16. To minimise dark current, two of the IØ clocks should be held low during integration. IØ timing requirements are identical to SØ (as shown above).

CCD47-20, page 8 © e2v technologies

#### **OUTPUT CIRCUIT**



#### **NOTES**

- 17. The amplifier has a DC restoration circuit which is internally activated whenever  $S\emptyset 2$  is high.
- 18. Not critical; can be a 2 to 5 mA constant current supply or an appropriate load resistor.

#### OUTLINE

#### (All dimensions without limits are nominal)



CCD47-20, page 10 © e2v technologies

#### ORDERING INFORMATION

Options include:

- Temporary Quartz Window
- Permanent Quartz Window
- Temporary Glass Window
- Permanent Glass Window
- Fibre-optic Coupling
- UV Coating
- X-ray Phosphor Coating

For further information on the performance of these and other options, please contact e2v technologies.

#### HANDLING CCD SENSORS

CCD sensors, in common with most high performance MOS IC devices, are static sensitive. In certain cases a discharge of static electricity may destroy or irreversibly degrade the device. Accordingly, full antistatic handling precautions should be taken whenever using a CCD sensor or module. These include:-

- Working at a fully grounded workbench
- Operator wearing a grounded wrist strap
- All receiving socket pins to be positively grounded
- Unattended CCDs should not be left out of their conducting foam or socket.

Evidence of incorrect handling will invalidate the warranty. All devices are provided with internal protection circuits to the gate electrodes (pins 3, 4, 5, 7, 13, 14, 15, 16, 17, 18, 19, 20, 26, 28, 29, 30, 31) but not to the other pins.

#### **HIGH ENERGY RADIATION**

Device parameters may begin to change if subject to an ionising dose of greater than  $10^4$  rads.

Certain characterisation data are held at e2v technologies. Users planning to use CCDs in a high radiation environment are advised to contact e2v technologies.

#### **TEMPERATURE LIMITS**

|           |  |  |  | Min | Typical | Max |   |
|-----------|--|--|--|-----|---------|-----|---|
| Storage   |  |  |  | 73  | -       | 373 | Κ |
| Operating |  |  |  | 73  | 243     | 323 | Κ |

Operation or storage in humid conditions may give rise to ice on the sensor surface on cooling, causing irreversible damage.

Maximum device heating/cooling . . . . 5 K/min

Whilst e2v technologies has taken care to ensure the accuracy of the information contained herein it accepts no responsibility for the consequences of any use thereof and also reserves the right to change the specification of goods without notice. e2v technologies accepts no liability beyond that set out in its standard conditions of sale in respect of infringement of third party patents arising from the use of tubes or other devices in accordance with information contained herein.