RELIABILITY REPORT

FOR
MAX3950EGK
PLASTIC ENCAPSULATED DEVICES

October 14, 2003

## MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.
SUNNYVALE, CA 94086

Written by


Jim Pedicord Quality Assurance
Reliability Lab Manager

Reviewed by


Bryan J. Preeshl
Quality Assurance
Executive Director

## Conclusion

The MAX3950 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

## Table of Contents

I. ........Device Description
II. ........Manufacturing Information
III. .......Packaging Information
IV. .......Die Information
V. ........Quality Assurance Information
VI. .......Reliability Evaluation

## I. Device Description

A. General

The MAX3950 deserializer is ideal for converting 10Gbps serial data to 16-bit wide, 622Mbps parallel data in SDH/SONET and DWDM applications. Operating from a single +3.3 V supply, this device accepts CML serial clock and data inputs, and delivers low-voltage differential-signal (LVDS) clock and data outputs for interfacing with high-speed digital circuitry.

The MAX3950 is available in the extended temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ in a 68 -pin QFN package. The typical power dissipation is 900 mW .
B. Absolute Maximum Ratings

Item
Positive Supply Voltage (VCC)
CML Input Voltage Level
LVDS Output Voltage Level
Operating Temperature Range
Storage Temperature Range
Lead Temperature (soldering, 10s)
Continuous Power Dissipation (TA $=+85^{\circ} \mathrm{C}$ ) 68-Pin QFN
Derates above $+85^{\circ} \mathrm{C}$ 68-Pin QFN $\quad 43.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$

## II. Manufacturing Information

A. Description/Function:
B. Process:
+3.3 V , 10.7Gbps 1:16 Deserializer with LVDS Outputs
GST4-F60
C. Number of Device Transistors: 4800
D. Fabrication Location:

Oregon, USA
E. Assembly Location:

Korea
F. Date of Initial Production:

October, 2000

## III. Packaging Information

A. Package Type:

68-Pin QFN (10 x 10)
B. Lead Frame:
C. Lead Finish:
D. Die Attach:
E. Bondwire:
F. Mold Material:
G. Assembly Diagram:
H. Flammability Rating:

Copper
Solder Plate
Silver-filled epoxy
Gold (1.2 mil dia.)
Epoxy with silica filler
Buildsheet \# 05-7001-0460
Class: UL94-V0
I. Classification of Moisture Sensitivity per JEDEC standard JESD22-A112:

Level 3

## IV. Die Information

A. Dimensions:
$115 \times 99$ mils
B. Passivation:
$\mathrm{Si}_{3} \mathrm{~N}_{4}$ (Silicon nitride)
C. Interconnect:
Au
D. Backside Metallization:
None
E. Minimum Metal Width:
Metal1: 1.2; Metal2: 1.2; Metal3: 1.2; Metal4: 5.6 microns (as drawn)
F. Minimum Metal Spacing:
Metal1: 1.6; Metal2: 1.6; Metal3: 1.6; Metal4: 4.2 microns (as drawn)
G. Bondpad Dimensions: 5 mil. Sq.
H. Isolation Dielectric:
$\mathrm{SiO}_{2}$
I. Die Separation Method:
Wafer Saw

## V. Quality Assurance Information

A. Quality Assurance Contacts: Jim Pedicord (Manager, Reliability Operations) Bryan Preeshl (Executive Director of QA)
Kenneth Huening (Vice President)
B. Outgoing Inspection Level: $0.1 \%$ for all electrical parameters guaranteed by the Datasheet.
$0.1 \%$ For all Visual Defects.
C. Observed Outgoing Defect Rate: < 50 ppm
D. Sampling Plan: Mil-Std-105D

## VI. Reliability Evaluation

A. Accelerated Life Test

The results of the $150^{\circ} \mathrm{C}$ biased (static) life test are shown in Table 1. Using these results, the Failure Rate $(\lambda)$ is calculated as follows:


This bw failure rate represents data collected from Maxim's reliability qualification and monitor programs. Maxim also performs weekly Burn-In on samples from production to assure reliability of its processes. The reliability required for lots which receive a burn-in qualification is 59 F.I.T. at a $60 \%$ confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on rejects from lots exceeding this level. The Burn-In Schematic (Spec.\# 06-6948) shows the static circuit used for this test. Maxim also performs 1000 hour life test monitors quarterly for each process. This data is published in the Product Reliability Reports (RR-1M \& RR-B3A).
B. Moisture Resistance Tests

Maxim evaluates pressure pot stress from every assembly process during qualification of each new design. Pressure Pot testing must pass a $20 \%$ LTPD for acceptance. Additionally, industry standard $85^{\circ} \mathrm{C} / 85 \%$ RH or HAST tests are performed quarterly per device/package family.
C. E.S.D. and Latch-Up Testing

The HF76Z die type has been found to have all pins able to withstand a transient pulse of $+/-1500 \mathrm{~V}$, per Mil-Std883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of $\pm 250 \mathrm{~mA}$.

Table 1
Reliability Evaluation Test Results
MAX3950EGK

| TEST ITEM $\quad$ TEST CONDITION | FAILURE <br> IDENTIFICATION | SAMPLE <br> SIZE | NUMBER OF <br> FAILURES |  |
| :--- | :---: | :--- | :--- | :--- |
| Static Life Test (Note 1) |  |  |  |  |
|  | Ta $=150^{\circ} \mathrm{C}$  <br> Biased  <br> Time $=192 \mathrm{hrs}$. DC Parameters | 135 | 0 |  |
|  |  |  |  |  |

Moisture Testing (Note 2)

| Pressure Pot | $\begin{aligned} & \mathrm{Ta}=121^{\circ} \mathrm{C} \\ & \mathrm{P}=15 \mathrm{psi} . \\ & \mathrm{RH}=100 \% \\ & \text { Time }=168 \text { hrs. } \end{aligned}$ | DC Parameters \& functionality | 77 | 0 |
| :---: | :---: | :---: | :---: | :---: |
| 85/85 | $\begin{aligned} & \mathrm{Ta}=85^{\circ} \mathrm{C} \\ & \mathrm{RH}=85 \% \\ & \text { Biased } \\ & \text { Time }=1000 \mathrm{hrs} . \end{aligned}$ | DC Parameters \& functionality | 77 | 0 |

Mechanical Stress (Note 2)

| Temperature | $-65^{\circ} \mathrm{C} / 150^{\circ} \mathrm{C}$ | DC Parameters | 77 | 0 |
| :--- | :--- | :--- | :--- | :--- |
| Cycle | 1000 Cycles | \& functionality |  |  |
|  | Method 1010 |  |  |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.
Note 2: Generic process/package data.

Attachment \#1
TABLE II. $\underline{\text { Pin combination to be tested. } 1 / 2 / 2 / 20}$

|  | Terminal A <br> (Each pin individually <br> connected to terminal A <br> with the other floating) | Terminal B <br> (The common combination <br> of all like-named pins <br> connected to terminal B) |
| :---: | :---: | :---: |
| 1. | All pins except $\mathrm{V}_{\text {PS1 }}$ 3/ | All $\mathrm{V}_{\text {PS } 1}$ pins |
| 2. | All input and output pins | All other input-output pins |

1/ Table II is restated in narrative form in 3.4 below.
$2 /$ No connects are not to be tested.
3/ Repeat pin combination I for each named Power supply and for ground
(e.g., where $\mathrm{V}_{\mathrm{PS} 1}$ is $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{SS}}, \mathrm{V}_{\mathrm{BB}}, G N D,+\mathrm{V}_{\mathrm{S}},-\mathrm{V}_{\mathrm{S}}, \mathrm{V}_{\mathrm{REF}}$, etc).

### 3.4 Pin combinations to be tested.

a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g., $V_{S S 1}$, or $V_{S S 2}$ or $V_{S S 3}$ or $V_{C C 1}$, or $V_{C C 2}$ ) connected to terminal $B$. All pins except the one being tested and the power supply pin or set of pins shall be open.
c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.


Notice 8


SCALE: $15 \times$
BUNDABLE AREA
PKG. BLDY SIZE: $10 \times 10 \mathrm{~mm}$
FUSED LEADS

| PKG. CIDE: ${ }^{\text {G6800-1F }}$ |  | SIGNATURES | DATE | CINFIDENTIAL \& PRIPRIETARY $^{\text {U }}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CAV./PAD SIZE: | PKG. |  |  | BLND DIAGRAM \#: | REV: |
| $197 \times 193$ | DESIGN |  |  | 05-7001-0460 | B |

