

# STP8NK85Z STF8NK85Z

### N-CHANNEL 850V -1.1Ω - 6.7A TO-220/TO-220FP Zener-Protected SuperMESH™MOSFET

#### **Table 1: General Features**

| TYPE      | V <sub>DSS</sub> | R <sub>DS(on)</sub> | ID   | Pw    |
|-----------|------------------|---------------------|------|-------|
| STP8NK85Z | 850 V            | <1.4 Ω              | 6.7A | 150 W |
| STF8NK85Z | 850 V            | <1.4 Ω              | 6.7A | 35 W  |

- TYPICAL  $R_{DS}(on) = 1.1\Omega$
- EXTREMELY HIGH dv/dt CAPABILITY
- IMPROVED ESD CAPABILITY
- 100% AVALANCHE RATED
- GATE CHARGE MINIMIZED
- VERY LOW INTRINSIC CAPACITANCES
- VERY GOOD MANUFACTURING REPEATIBILITY

#### DESCRIPTION

The SuperMESH<sup>™</sup> series is obtained through an extreme optimization of ST's well established strip-based PowerMESH<sup>™</sup> layout. In addition to pushing on-resistance significantly down, special care is taken to ensure a very good dv/dt capability for the most demanding applications. Such series complements ST full range of high voltage MOS-FETs including revolutionary MDmesh<sup>™</sup> products.

#### **APPLICATIONS**

- HIGH CURRENT, HIGH SPEED SWITCHING
- IDEAL FOR OFF-LINE POWER SUPPLIES
- SMPS

#### Figure 1: Package



#### Figure 2: Internal Schematic Diagram



#### Table 2: Order Codes

| SALES TYPE | SALES TYPE MARKING |          | PACKAGING |  |
|------------|--------------------|----------|-----------|--|
| STP8NK85Z  | P8NK85Z            | TO-220   | TUBE      |  |
| STF8NK85Z  | F8NK85Z            | TO-220FP | TUBE      |  |

| Symbol                             | Parameter                                             | Val                      | Unit     |         |
|------------------------------------|-------------------------------------------------------|--------------------------|----------|---------|
|                                    |                                                       | TO-220                   | TO-220FP |         |
| V <sub>DS</sub>                    | Drain-source Voltage (V <sub>GS</sub> = 0)            | 85                       | 50       | V       |
| V <sub>DGR</sub>                   | Drain-gate Voltage ( $R_{GS} = 20 \text{ k}\Omega$ )  | 85                       | 50       | V       |
| V <sub>GS</sub>                    | Gate- source Voltage                                  | ±3                       | 30       | V       |
| I <sub>D</sub>                     | Drain Current (continuous) at T <sub>C</sub> = 25°C   | 6.7 6.7 (*)              |          | Α       |
| ID                                 | Drain Current (continuous) at T <sub>C</sub> = 100°C  | 4.3                      | 4.3 (*)  | А       |
| I <sub>DM</sub> (•)                | Drain Current (pulsed)                                | 26.7                     | 26.7 (*) | А       |
| P <sub>TOT</sub>                   | Total Dissipation at $T_C = 25^{\circ}C$              | 150                      | 35       | W       |
|                                    | Derating Factor                                       | 1.20                     | 0.28     | W/°C    |
| V <sub>ESD(G-S)</sub>              | Gate source ESD(HBM-C=100pF, R=1.5KΩ)                 | 4000                     |          | KV      |
| dv/dt (1)                          | Peak Diode Recovery voltage slope                     | 4.5                      |          | V/ns    |
| VISO                               | Insulation Withstand Voltage (DC)                     | - 2500                   |          | V       |
| T <sub>j</sub><br>T <sub>stg</sub> | Operating Junction Temperature<br>Storage Temperature | -55 to 150<br>-55 to 150 |          | °C<br>℃ |

#### **Table 3: Absolute Maximum ratings**

(•) Pulse width limited by safe operating area

(1)  $I_{SD} \le 6.7A$ , di/dt  $\le 200A/\mu s$ ,  $V_{DD} = 80\% V_{(BR)DSS}$ 

(\*) Limited only by maximum temperature allowed

#### Table 4: Thermal Data

|           |                                                   | TO-220 | TO-220FP |      |
|-----------|---------------------------------------------------|--------|----------|------|
| Rthj-case | Thermal Resistance Junction-case Max              | 0.83   | 3.6      | °C/W |
| Rthj-amb  | Thermal Resistance Junction-ambient Max           | 62.5   |          | °C/W |
| TI        | Maximum Lead Temperature For Soldering<br>Purpose | 300    |          | °C   |

#### **Table 5: Avalanche Characteristics**

| Symbol          | Parameter                                                                                                     | Max Value | Unit |
|-----------------|---------------------------------------------------------------------------------------------------------------|-----------|------|
| I <sub>AR</sub> | Avalanche Current, Repetitive or Not-Repetitive (pulse width limited by $T_j$ max)                            | 6.7       | A    |
| E <sub>AS</sub> | Single Pulse Avalanche Energy<br>(starting $T_j = 25 \text{ °C}$ , $I_D = I_{AR}$ , $V_{DD} = 50 \text{ V}$ ) | 350       | mJ   |

#### Table 6: Gate-Source Zener Diode

| Symbol            | Parameter                        | Test Conditions        | Min. | Тур. | Max. | Unit |
|-------------------|----------------------------------|------------------------|------|------|------|------|
| BV <sub>GSO</sub> | Gate-Source<br>Breakdown Voltage | Igs=± 1mA (Open Drain) | 30   |      |      | V    |

#### **PROTECTION FEATURES OF GATE-TO-SOURCE ZENER DIODES**

The built-in back-to-back Zener diodes have specifically been designed to enhance not only the device's ESD capability, but also to make them safely absorb possible voltage transients that may occasionally be applied from gate to source. In this respect the Zener voltage is appropriate to achieve an efficient and cost-effective intervention to protect the device's integrity. These integrated Zener diodes thus avoid the usage of external components.

#### **ELECTRICAL CHARACTERISTICS** ( $T_{CASE} = 25^{\circ}C$ UNLESS OTHERWISE SPECIFIED) Table 7: On/Off

| Symbol               | Parameter                                                | Test Conditions                                                         | Min. | Тур. | Max.    | Unit     |  |
|----------------------|----------------------------------------------------------|-------------------------------------------------------------------------|------|------|---------|----------|--|
| V <sub>(BR)DSS</sub> | Drain-source<br>Breakdown Voltage                        | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0                              | 850  |      |         | V        |  |
| I <sub>DSS</sub>     | Zero Gate Voltage<br>Drain Current (V <sub>GS</sub> = 0) | $V_{DS}$ = Max Rating<br>$V_{DS}$ = Max Rating, T <sub>C</sub> = 125 °C |      |      | 1<br>50 | μA<br>μA |  |
| I <sub>GSS</sub>     | Gate-body Leakage<br>Current (V <sub>DS</sub> = 0)       | $V_{GS} = \pm 20V$                                                      |      |      | ±10     | μA       |  |
| V <sub>GS(th)</sub>  | Gate Threshold Voltage                                   | $V_{DS} = V_{GS}, I_D = 100 \mu A$                                      | 3    | 3.75 | 4.5     | V        |  |
| R <sub>DS(on)</sub>  | Static Drain-source On Resistance                        | V <sub>GS</sub> = 10V, I <sub>D</sub> = 3.35 A                          |      | 1.1  | 1.4     | Ω        |  |

#### Table 8: DYNAMIC

| Symbol                                                                        | Parameter Test Condition                                                   |                                                                                                                                                                                               | Min. | Тур.                 | Max. | Unit                 |
|-------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------|------|----------------------|
| g <sub>fs</sub> (1)                                                           | Forward Transconductance                                                   | V <sub>DS</sub> = 15 V <sub>,</sub> I <sub>D</sub> = 3.35 A                                                                                                                                   |      | 6                    |      | S                    |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub>                      | Input Capacitance<br>Output Capacitance<br>Reverse Transfer<br>Capacitance | V <sub>DS</sub> = 25V, f = 1 MHz, V <sub>GS</sub> = 0                                                                                                                                         |      | 1870<br>190<br>44    |      | pF<br>pF<br>pF       |
| C <sub>oss eq.</sub> (3)                                                      | Equivalent Output<br>Capacitance                                           | $V_{GS} = 0V$ , $V_{DS} = 0V$ to 680V                                                                                                                                                         |      | 75                   |      | pF                   |
| t <sub>d(on)</sub><br>t <sub>r</sub><br>t <sub>d(off)</sub><br>t <sub>f</sub> | Turn-on Delay Time<br>Rise Time<br>Turn-off Delay Time<br>Fall Time        | $\label{eq:VDD} \begin{array}{l} V_{DD} = 425 \ \text{V}, \ \text{I}_{D} = 3.35 \ \text{A} \\ \text{R}_{G} = 4.7\Omega \ \text{V}_{GS} = 10 \ \text{V} \\ \text{(see Figure 19)} \end{array}$ |      | 26<br>19<br>58<br>18 |      | ns<br>ns<br>ns<br>ns |
| t <sub>r(Voff)</sub><br>t <sub>f</sub><br>t <sub>c</sub>                      | Off-voltage Rise Time<br>Fall Time<br>Cross-over Time                      |                                                                                                                                                                                               |      | 12<br>10<br>24       |      | ns<br>ns<br>ns       |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>                          | Total Gate Charge<br>Gate-Source Charge<br>Gate-Drain Charge               | $V_{DD} = 680$ V, I <sub>D</sub> = 6.7 A,<br>V <sub>GS</sub> = 10V<br>(see Figure 22)                                                                                                         |      | 60<br>12<br>35       | 84   | nC<br>nC<br>nC       |

#### Table 9: Source Drain Diode

| Symbol                                                 | Parameter                                                                    | Test Conditions                                                                                                                                                 | Min. | Тур.             | Max.        | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------|-------------|---------------|
| I <sub>SD</sub><br>I <sub>SDM</sub> (2)                | Source-drain Current<br>Source-drain Current (pulsed)                        |                                                                                                                                                                 |      |                  | 6.7<br>26.7 | A<br>A        |
| V <sub>SD</sub> (1)                                    | Forward On Voltage                                                           | $I_{SD} = 6.7 \text{ A}, V_{GS} = 0$                                                                                                                            |      |                  | 1.6         | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse Recovery Time<br>Reverse Recovery Charge<br>Reverse Recovery Current | $I_{SD} = 6.7 \text{ A}, \text{ di/dt} = 100 \text{A/} \mu \text{s}$<br>$V_{DD} = 35 \text{V}, \text{ T}_{\text{j}} = 25 ^{\circ} \text{C}$<br>(see Figure 20)  |      | 530<br>4.5<br>17 |             | ns<br>μC<br>Α |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse Recovery Time<br>Reverse Recovery Charge<br>Reverse Recovery Current | $I_{SD} = 6.7 \text{ A}, \text{ di/dt} = 100 \text{A/} \mu \text{s}$<br>$V_{DD} = 35 \text{V}, \text{ T}_{\text{j}} = 150 ^{\circ} \text{C}$<br>(see Figure 20) |      | 690<br>6.4<br>17 |             | ns<br>μC<br>Α |

Note: 1. Pulsed: Pulse duration = 300  $\mu s,$  duty cycle 1.5 %.

2. Pulse width limited by safe operating area.

3.  $C_{oss eq}$  is defined as a constant equivalent capacitance giving the same charging time as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DSS}$ .

**\_\_\_** 

#### Figure 3: Safe Operating Area for TO-220



Figure 4: Safe Operating Area for TO-220FP







Figure 6: Thermal Impedance for TO-220



Figure 7: Thermal Impedance for TO-220FP



**Figure 8: Transfer Characteristics** 



**47/** 



#### **Figure 9: Transconductance**

Figure 10: Gate Charge vs Gate-source Voltage



Figure 11: Normalized Gate Thereshold Voltage vs Temperature



#### Figure 12: Static Drain-source On Resistance



**Figure 13: Capacitance Variations** 



Figure 14: Normalized BVDSS vs Temperature



## Figure 15: Normalized On Resistance vs TemperatureS



Figure 16: Avalanche Energy vs Temperature



# Figure 17: Source-Drain Diode Forward Characteristics



## Figure 18: Unclamped Inductive Load Test Circuit



Figure 19: Switching Times Test Circuit For Resistive Load



Figure 20: Test Circuit For Inductive Load Switching and Diode Recovery Times



#### Figure 21: Unclamped Inductive Wafeform



Figure 22: Gate Charge Test Circuit



In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect . The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: <a href="http://www.st.com">www.st.com</a>

**\_\_\_** 

### **TO-220 MECHANICAL DATA**

| DIM. | 1     | mm.   |       |       | inch  |       |
|------|-------|-------|-------|-------|-------|-------|
| DIN. | MIN.  | ТҮР   | MAX.  | MIN.  | TYP.  | MAX.  |
| А    | 4.40  |       | 4.60  | 0.173 |       | 0.181 |
| b    | 0.61  |       | 0.88  | 0.024 |       | 0.034 |
| b1   | 1.15  |       | 1.70  | 0.045 |       | 0.066 |
| С    | 0.49  |       | 0.70  | 0.019 |       | 0.027 |
| D    | 15.25 |       | 15.75 | 0.60  |       | 0.620 |
| E    | 10    |       | 10.40 | 0.393 |       | 0.409 |
| е    | 2.40  |       | 2.70  | 0.094 |       | 0.106 |
| e1   | 4.95  |       | 5.15  | 0.194 |       | 0.202 |
| F    | 1.23  |       | 1.32  | 0.048 |       | 0.052 |
| H1   | 6.20  |       | 6.60  | 0.244 |       | 0.256 |
| J1   | 2.40  |       | 2.72  | 0.094 |       | 0.107 |
| L    | 13    |       | 14    | 0.511 |       | 0.551 |
| L1   | 3.50  |       | 3.93  | 0.137 |       | 0.154 |
| L20  | 1     | 16.40 |       |       | 0.645 |       |
| L30  |       | 28.90 |       |       | 1.137 |       |
| øP   | 3.75  |       | 3.85  | 0.147 |       | 0.151 |
| Q    | 2.65  |       | 2.95  | 0.104 |       | 0.116 |



9/12

| DIM.   |      | mm. |      |       | inch  |       |
|--------|------|-----|------|-------|-------|-------|
| DIIVI. | MIN. | ТҮР | MAX. | MIN.  | TYP.  | MAX   |
| А      | 4.4  |     | 4.6  | 0.173 |       | 0.181 |
| В      | 2.5  |     | 2.7  | 0.098 |       | 0.106 |
| D      | 2.5  |     | 2.75 | 0.098 |       | 0.108 |
| Е      | 0.45 |     | 0.7  | 0.017 |       | 0.027 |
| F      | 0.75 |     | 1    | 0.030 |       | 0.039 |
| F1     | 1.15 |     | 1.7  | 0.045 |       | 0.067 |
| F2     | 1.15 |     | 1.7  | 0.045 |       | 0.067 |
| G      | 4.95 |     | 5.2  | 0.195 |       | 0.204 |
| G1     | 2.4  |     | 2.7  | 0.094 |       | 0.106 |
| Н      | 10   |     | 10.4 | 0.393 |       | 0.409 |
| L2     |      | 16  |      |       | 0.630 |       |
| L3     | 28.6 |     | 30.6 | 1.126 |       | 1.204 |
| L4     | 9.8  |     | 10.6 | .0385 |       | 0.417 |
| L5     | 2.9  |     | 3.6  | 0.114 |       | 0.141 |
| L6     | 15.9 |     | 16.4 | 0.626 |       | 0.645 |
| L7     | 9    |     | 9.3  | 0.354 |       | 0.366 |
| Ø      | 3    |     | 3.2  | 0.118 |       | 0.126 |





**\_\_\_\_** 

#### Table 10: Revision History

| Date        | Revision | Description of Changes                                           |
|-------------|----------|------------------------------------------------------------------|
| 02-Mar-2005 | 1        | First Release.                                                   |
| 03-Mar-2005 | 2        | Modified value in table 7                                        |
| 26-Apr-2005 | 3        | Modified values in table 8 and inserted curves. Final datasheet. |
| 09-May-2005 | 4        | Modified note1 and Application Scope                             |
| 06-Sep-2005 | 5        | Inserted Ecopack indication                                      |

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics

All other names are the property of their respective owners

© 2005 STMicroelectronics - All Rights Reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

Á7/.