## GENERAL DESCRIPTION The ICS8524 is a low skew, 1-to-22 Differential-to-HSTL Fanout Buffer and a member of the HiPerClockSTMFamily of High Performance Clock Solutions from ICS. The ICS8524 has two selectable clock inputs. The CLK, nCLK pair can accept most standard differential input levels. The PCLK, nPCLK pair can accept LVPECL, CML, or SSTL input levels. The device is internally synchronized to eliminate runt pulses on the outputs during asynchronous assertion/deassertion of the OE pin. The ICS8524's low output and part-to-part skew characteristics make it ideal for workstation, server, and other high performance clock distribution applications. #### **F**EATURES - 22 differential HSTL outputs each with the ability to drive 50Ω to ground - · Selectable differential CLK, nCLK or LVPECL clock inputs - CLK, nCLK pair can accept the following differential input levels: LVPECL, LVDS, HSTL, SSTL, HCSL - PCLK, nPCLK supports the following input types: LVPECL, CML, SSTL - · Maximum output frequency: 500MHz - Translates any single-ended input signal (LVCMOS, LVTTL, GTL) to HSTL levels with resistor bias on nCLK input - Output skew: 80ps (maximum) - Part-to-part skew: 700ps (maximum) - Jitter, RMS: 0.04ps (typical) - LVPECL and HSTL mode operating voltage supply range: V<sub>DD</sub> = 3.3V ± 5%, V<sub>DDO</sub> = 1.6V to 2V, GND = 0V - 0°C to 85°C ambient operating temperature - Pin compatible with the SY89824L and NB100EP223 ## **BLOCK DIAGRAM** # PIN ASSIGNMENT 64-Lead TQFP E-Pad 10mm x 10mm x 1.0mm package body Y package Top View TABLE 1. PIN DESCRIPTIONS | Number | Name | Ту | /ре | Description | |----------------------------------|------------------------------|--------|---------------------|---------------------------------------------------------------------------------------------------------------------------------| | 1, 16, 17, 32,<br>33, 48, 49, 64 | $V_{\scriptscriptstyle DDO}$ | Power | | Output supply pins. | | 2, 3, 12, 13 | nc | Unused | | No connect. | | 4 | $V_{_{\mathrm{DD}}}$ | Power | | Core supply pin. | | 5 | CLK | Input | Pulldown | Non-inverting differential clock input pair. | | 6 | nCLK | Input | Pullup/<br>Pulldown | Inverting differential clock input pair. Biased to $^{2}\!/_{_{3}}\mathrm{V}_{\mathrm{CC}}.$ | | 7 | CLK_SEL | Input | Pullup | Clock select input. When HIGH, selects PCLK, nPCLK inputs. When LOW, selects CLK, nCLK inputs. LVCMOS / LVTTL interface levels. | | 8 | PCLK | Input | Pulldown | Non-inverting differential LVPECL clock input pair. | | 9 | nPCLK | Input | Pullup/<br>Pulldown | Inverting differential LVPECL clock input pair. Biased to $^2\!/_3$ $\mathrm{V_{CC}}$ . | | 10 | GND | Power | | Power supply ground. | | 11 | OE | Input | Pullup | Output enable. Controls enabling and disabling of outputs Q0:Q21, nQ0:nQ21. LVCMOS / LVTTL interface levels. | | 14, 15 | nQ21, Q21 | Output | | Differential clock outputs. HSTL interface levels. | | 18, 19 | nQ20, Q20 | Output | | Differential clock outputs. HSTL interface levels. | | 20, 21 | nQ19, Q19 | Output | | Differential clock outputs. HSTL interface levels. | | 22, 23 | nQ18, Q18 | Output | | Differential clock outputs. HSTL interface levels. | | 24, 25 | nQ17, Q17 | Output | | Differential clock outputs. HSTL interface levels. | | 26, 27 | nQ16, Q16 | Output | | Differential clock outputs. HSTL interface levels. | | 28, 29 | nQ15, Q15 | Output | | Differential clock outputs. HSTL interface levels. | | 30, 31 | nQ14, Q14 | Output | | Differential clock outputs. HSTL interface levels. | | 34, 35 | nQ13, Q13 | Output | | Differential clock outputs. HSTL interface levels. | | 36, 37 | nQ12, Q12 | Output | | Differential clock outputs. HSTL interface levels. | | 38, 39 | nQ11, Q11 | Output | | Differential clock outputs. HSTL interface levels. | | 40, 41 | nQ10, Q10 | Output | | Differential clock outputs. HSTL interface levels. | | 42, 43 | nQ9, Q9 | Output | | Differential clock outputs. HSTL interface levels. | | 44, 45 | nQ8, Q8 | Output | | Differential clock outputs. HSTL interface levels. | | 46, 47 | nQ7, Q7 | Output | | Differential clock outputs. HSTL interface levels. | | 50, 51 | nQ6, Q6 | Output | | Differential clock outputs. HSTL interface levels. | | 52, 53 | nQ5, Q5 | Output | | Differential clock outputs. HSTL interface levels. | | 54, 55 | nQ4, Q4 | Output | | Differential clock outputs. HSTL interface levels. | | 56, 57 | nQ3, Q3 | Output | | Differential clock outputs. HSTL interface levels. | | 58, 59 | nQ2, Q2 | Output | | Differential clock outputs. HSTL interface levels. | | 60, 61 | nQ1, Q1 | Output | | Differential clock outputs. HSTL interface levels. | | 62, 63 | nQ0, Q0 | Output | | Differential clock outputs. HSTL interface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. #### Table 2. Pin Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 37 | | ΚΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 75 | | ΚΩ | TABLE 3A. CONTROL INPUT FUNCTION TABLE | Inp | outs | Outputs | | | |-----|---------|---------|----------|--| | OE | CLK_SEL | Q0:Q21 | nQ0:nQ21 | | | 0 | 0 | LOW | HIGH | | | 0 | 1 | LOW | HIGH | | | 1 | 0 | CLK | nCLK | | | 1 | 1 | PCLK | nPCLK | | FIGURE 1. OE TIMING DIAGRAM # Low Skew, 1-to-22 DIFFERENTIAL-TO-HSTL FANOUT BUFFER #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>DD</sub> 4.6V Inputs, $V_{I}$ -0.5V to $V_{DD}$ + 0.5V Outputs, I<sub>O</sub> Continuous Current 50mA Surge Current 100mA Package Thermal Impedance, θ<sub>JA</sub> 22.3°C/W (0 Ifpm) Storage Temperature, $T_{STG}$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , Ta=0°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDO</sub> | Ouptut Power Supply Voltage | | 1.6 | 1.8 | 2.0 | V | | I <sub>DD</sub> | Positive Supply Current | | | | 220 | mA | | I <sub>DDO</sub> | Output Supply Current | No Load | | 1 | | mA | Table 4B. LVCMOS / LVTTL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , Ta=0°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|-------------|-----------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | | | 2 | | V <sub>DD</sub> + 0.3 | ٧ | | V <sub>IL</sub> | Input Low Voltage | | | -0.3 | | 0.8 | ٧ | | I <sub>IH</sub> | Input High Current | OE, CLK_SEL | | | | 5 | μΑ | | I | Input Low Current | OE, CLK_SEL | | -150 | | | μΑ | Table 4C. Differential DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , Ta=0°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|----------------------------|--------------------------------------|--------------------------------|-----------|---------|------------------------|-------| | I <sub>IH</sub> | Input High Current | CLK, nCLK | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | I | Input Low Current | CLK, nCLK | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Inpu | Common Mode Input Voltage; NOTE 1, 2 | | GND + 0.5 | | V <sub>DD</sub> - 0.85 | V | NOTE 1: Common mode voltage is defined as $V_{\rm HI}$ . NOTE 2: For single ended applications, the maximum input voltage for CLK and nCLK is $V_{DD}$ + 0.3V. Table 4D. LVPECL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , Ta=0°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|----------------------------|-----------------------|--------------------------------|-----------|---------|-----------------|-------| | I <sub>IH</sub> | Input High Current | PCLK, nPCLK | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μA | | I | Input Low Current | PCLK, nPCLK | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | | | 0.3 | | 1 | V | | V <sub>CMR</sub> | Common Mode Inpu | it Voltage; NOTE 1, 2 | | GND + 1.5 | | V <sub>DD</sub> | V | NOTE 1: Common mode voltage is defined as V<sub>IH</sub>. NOTE 2: For single ended applications, the maximum input voltage for PCLK and nPCLK is V<sub>DD</sub> + 0.3V. Table 4E. HSTL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , Ta=0°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|---------|---------|---------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | 1.0 | | 1.4 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | 0 | | 0.4 | V | | V <sub>ox</sub> | Output Crossover Voltage; NOTE 2 | | 40 | | 60 | % | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | | 1.1 | V | NOTE 1: Outputs terminated with $50\Omega$ to ground. NOTE 2: Defined with respect to output voltage swing at a given condition. Table 5. AC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , Ta=0°C to 85°C | Symbol | Parameter | <b>Test Conditions</b> | Minimum | Typical | Maximum | Units | |---------------------------------|---------------------------------------------------------------------------|-------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 500 | MHz | | t <sub>PD</sub> | Propagation Delay; NOTE 1 | | 1.7 | | 2.7 | ns | | tsk(o) | Output Skew; NOTE 2, 4 | | | | 80 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 3, 4 | | | | 700 | ps | | <i>t</i> jit | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter section | | | 0.04 | | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 300 | | 700 | ps | | t <sub>s</sub> | Setup Time | | 1.0 | | | ns | | t <sub>H</sub> | Hold Time | | 0.5 | | | ns | | ada | Output Duty Cycle | <i>f</i> ≤ 133MHz | 49 | | 51 | % | | odc | Output Duty Cycle | 133 < <i>f</i> ≤ 266MHz | 48 | | 52 | % | NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points. NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions at the same temperature. Using the same type of inputs on each device, the outputs are measured at the differential cross points. NOTE 4: This parameter is defined in accordance with JEDEC Standard 65. ## **ADDITIVE PHASE JITTER** The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. OFFSET FROM CARRIER FREQUENCY (Hz) As with most timing specifications, phase noise measurements have issues. The primary issue relates to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The de- vice meets the noise floor of what is shown, but can actually be lower. The phase noise is dependant on the input source and measurement equipment. # PARAMETER MEASUREMENT INFORMATION #### 3.3V CORE/1.8V OUTPUT LOAD AC TEST CIRCUIT #### PART-TO-PART SKEW #### **OUTPUT SKEW** #### **OUTPUT RISE/FALL TIME** #### PROPAGATION DELAY **OUTPUT CROSSOVER VOLTAGE** # **APPLICATION INFORMATION** #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 2 shows how the differential input can be wired to accept single ended levels. The reference voltage $V_REF = V_{DD}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{\rm DD}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609. #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK /nCLK accepts LVDS, LVPECL, HSTL, SSTL, HCSL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. Figures 3A to 3E show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 4A*, the input termination applies for ICS HiPerClockS HSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 3A. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY ICS HIPERCLOCKS HSTL DRIVER FIGURE 3B. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 3C. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 3D. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVDS DRIVER FIGURE 3E. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE #### LVPECL CLOCK INPUT INTERFACE The PCLK /nPCLK accepts LVPECL, CML, SSTL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. Figures 4A to 4E show interface examples for the HiPerClockS PCLK/nPCLK input driven by the most common driver types. The input interfaces sug- gested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements. FIGURE 4A. HIPERCLOCKS PCLK/NPCLK INPUT DRIVEN BY A CML DRIVER FIGURE 4B. HIPERCLOCKS PCLK/NPCLK INPUT DRIVEN BY AN SSTL DRIVER FIGURE 4C. HIPERCLOCKS PCLK/NPCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER FIGURE 4D. HIPERCLOCKS PCLK/NPCLK INPUT DRIVEN BY A 3.3V LVDS DRIVER FIGURE 4E. HIPERCLOCKS PCLK/NPCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER WITH AC COUPLE #### SCHEMATIC EXAMPLE Figure 5 shows a schematic example of the ICS8524. In this example, the input is driven by an ICS HiPerClockS HSTL driver. The decoupling capacitors should be physically located near the power pin. For ICS8524, the unused clock outputs can be left floating. FIGURE 5. ICS8524 HSTL BUFFER SCHEMATIC EXAMPLE #### THERMAL RELEASE PATH The expose metal pad provides heat transfer from the device to the P.C. board. The expose metal pad is ground pad connected to ground plane through thermal via. The exposed pad on the device to the exposed metal pad on the PCB is contacted through solder as shown in *Figure 6*. For further information, please refer to the Application Note on Surface Mount Assembly of Amkor's Thermally /Electrically Enhance Leadframe Base Package, Amkor Technology. FIGURE 6. P.C. BOARD FOR EXPOSED PAD THERMAL RELEASE PATH EXAMPLE ## POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS8524. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS8524 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>DD MAX</sub> \* I<sub>DD MAX</sub> = 3.465V \* 220mA = **762.3mW** - Power (outputs)<sub>MAX</sub> = 32.8mW/Loaded Output pair If all outputs are loaded, the total power is 22 \* 32.8mW = 721.6mW Total Power $_{MAX}$ (3.465V, with all outputs switching) = 762.3mW + 721.6mW = 1483.9mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$ devices is 125°C. The equation for Tj is as follows: Tj = $\theta_{IA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_A = Ambient Temperature$ In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming an air flow of 500 linear feet per minute and a multi-layer board, the appropriate value is 15.1°C/W per Table 6 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 1.484\text{W} * 15.1^{\circ}\text{C/W} = 107.4^{\circ}\text{C}$ . This is well below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 6. Thermal Resistance $\theta_{JA}$ for 64-pin TQFP, E-Pad Forced Convection # θ<sub>JA</sub> by Velocity (Linear Feet per Minute) **0 200 500** 22.3°C/W 17.2°C/W 15.1°C/ Multi-Layer PCB, JEDEC Standard Test Boards 22.3°C/W 17.2°C/W 15.1°C/W **NOTE:** Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. HSTL output driver circuit and termination are shown in Figure 7. To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load. Pd\_H is power dissipation when the output drives high. $Pd_L$ is the power dissipation when the output drives low. $$\begin{split} &Pd\_H = (V_{OH\_MIN}/R_L) * (V_{DDO\_MAX} - V_{OH\_MIN}) \\ &Pd\_L = (V_{OL\_MAX}/R_L) * (V_{DDO\_MAX} - V_{OL\_MAX}) \end{split}$$ $$\begin{array}{ll} Pd\_H = & (1V/50\Omega) * (2V - 1V) = \textbf{20mW} \\ Pd\_L = & (0.4V/50\Omega) * (2V - 0.4V) = \textbf{12.8mW} \end{array}$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 32.8mW # **RELIABILITY INFORMATION** Table 7. $\theta_{\text{JA}} \text{vs. Air Flow Table for 64 Lead TQFP, E-Pad}$ $\theta_{AA}$ by Velocity (Linear Feet per Minute) 200 500 Multi-Layer PCB, JEDEC Standard Test Boards 22.3°C/W 17.2°C/W 15.1°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### TRANSISTOR COUNT The transistor count for ICS8524 is: 1474 TABLE 8. PACKAGE DIMENSIONS | | JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS | | | | | | | |---------|-----------------------------------------------|----------------|---------|--|--|--|--| | SYMBOL | | BCD | | | | | | | STIMBOL | MINIMUM | NOMINAL | MAXIMUM | | | | | | N | | 64 | | | | | | | Α | | | 1.20 | | | | | | A1 | 0.05 | | 0.15 | | | | | | A2 | .95 | 1.0 | 1.05 | | | | | | b | 0.17 | 0.22 | 0.27 | | | | | | С | 0.09 | | 0.20 | | | | | | D | | 12.00 BASIC | | | | | | | D1 | | 10.00 BASIC | | | | | | | D2 | | 5.00 Ref. | | | | | | | E | | 12.00 BASIC | | | | | | | E1 | | 10.00 BASIC | | | | | | | E2 | | 5.00 Ref. | | | | | | | е | | 0.50 BASIC | | | | | | | L | 0.45 | 0.45 0.60 0.75 | | | | | | | θ | 0° | 0° 7° | | | | | | | ccc | | | 0.08 | | | | | Reference Document: JEDEC Publication 95, MS-026 # ICS8524 Low Skew, 1-to-22 Differential-to-HSTL Fanout Buffer #### TABLE 9. ORDERING INFORMATION | Part/Order Number | Marking | Package | Count | Temperature | |-------------------|-----------|--------------------------------------|--------------|-------------| | ICS8524AY | ICS8524AY | 64 lead TQFP, E-Pad | 160 per tray | 0°C to 85°C | | ICS8524AYT | ICS8524AY | 64 lead TQFP, E-Pad on Tape and Reel | 500 | 0°C to 85°C | While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. # ICS8524 Low Skew, 1-to-22 DIFFERENTIAL-TO-HSTL FANOUT BUFFER | | REVISION HISTORY SHEET | | | | | | | |-----|------------------------|------|----------------------------------------------------|---------|--|--|--| | Rev | Table | Page | Description of Change | Date | | | | | | | 1 | Added Phase Jitter to Features section. | | | | | | В | T5 | 5 | AC Characteristics Table - added Phase Jitter row. | 9/18/03 | | | | | | | 6 | Added Additive Phase Jitter section. | | | | | | | | | | | | | | | | | | | | | | |