### **High-Voltage Ring Generator** #### **Ordering Information** | Operating Voltage | Package Options | | | | |-------------------------------------|-----------------|--|--|--| | V <sub>PP1</sub> - V <sub>NN1</sub> | SOW-16 | | | | | 220V | HV440WG | | | | #### **Features** - 220V maximum operating voltage - Integrated high voltage transistors - Up to 70 V<sub>BMS</sub> ring signal - Pulse by pulse output over current protection - 5 REN output capability - External MOSFETs enhance output rating to 20 REN #### **Applications** - Microcontroller or microprocessor controlled high voltage ring generator - Set-top/Street box ring generator - Pair gain ring generator - Wireless local loops - Fiber in the loop/to the curb - Coax cable loop #### **Absolute Maximum Ratings** | +240V | |-----------------| | +120V | | +120V | | -170V | | -170V | | +7.5V | | -65°C to +150°C | | 800mW | | | ### **General Description** The Supertex HV440 is a monolithic integrated circuit capable of generating up to a 70V RMS sine wave output at frequencies of 15Hz to 60Hz with a load of 5 North American RENs. Its output rating can be enhanced to 20 North American RENs with the addition of two Supertex MOSFETs: one N-Channel MOSFET, the TN2524N8 and one P-Channel MOSFET, the TP2522N8. The high voltage output P- and N-Channel transistors are controlled independently by the logic inputs $P_{\rm IN}$ and $N_{\rm IN}$ . Connecting the mode pin to ground will enable the device to be controlled with a single input, $N_{\rm IN}$ . This adds a 200ns deadband on the control logic to avoid cross conduction on the high voltage output. A logic high on $N_{\rm IN}$ will turn the high voltage P-Channel on and the N-Channel off. The high voltage outputs have pulse by pulse over current protection set by two external sense resistors. Nominal PWM logic input frequency is 100KHz. ### **Pin Configuration** ### **Electrical Characteristics** (Over operating supply voltage unless otherwise specified, $T_A$ = 25°C.) | Symbol | Parameters | Min | Тур | Max | Unit | Conditions | |-------------------|------------------------------------------|------------------------|-----|-------------------------|------|--------------------------------------------------------------------------------------------------------------| | V <sub>PP1</sub> | High voltage positive supply | 15 | | 110 | V | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | V <sub>PP2</sub> | Positive linear regulator output voltage | V <sub>PP1</sub> - 9.9 | | V <sub>PP1</sub> -19.1 | V | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | V <sub>NN1</sub> | High voltage negative supply | V <sub>PP1</sub> - 220 | | -110 | ٧ | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | V <sub>NN2</sub> | Negative linear regulator output voltage | V <sub>NN1</sub> + 5.6 | | V <sub>NN1</sub> + 10.5 | V | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | $V_{DD}$ | Logic supply voltage | 4.5 | | 5.5 | V | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | I <sub>PP1Q</sub> | V <sub>PP1</sub> quiescent current | | 250 | 400 | μΑ | $P_{IN} = N_{IN} = 0V$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | | I <sub>NN1Q</sub> | V <sub>NN1</sub> quiescent current | | 250 | 550 | μΑ | $P_{IN} = N_{IN} = 0V$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | | I <sub>DDQ</sub> | V <sub>DD1</sub> quiescent current | | | 10 | μΑ | $P_{IN} = N_{IN} = 0V$ | | I <sub>PP1</sub> | V <sub>PP1</sub> operating current | | | 1.7 | mA | No load, $V_{OUTP}$ and $V_{OUTN}$ switching at 100KHz, $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ | | I <sub>NN1</sub> | V <sub>NN1</sub> operating current | | | 1.9 | mA | No load, $V_{OUTP}$ and $V_{OUTN}$ switching at 100KHz, $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ | | I <sub>DD</sub> | V <sub>DD</sub> operating current | | | 1.0 | mA | | | I <sub>IL</sub> | Mode logic input low current | | 25 | | μΑ | Mode = 0V | | V <sub>IL</sub> | Logic input low voltage | 0 | | 1.0 | V | $V_{DD} = 5.0V$ | | V <sub>IH</sub> | Logic input high voltage | 4.0 | | 5.0 | V | $V_{DD} = 5.0V$ | ### **High Voltage Output** | Symbol | Parameters | Min | Тур | Max | Unit | Conditions | |---------------------|-------------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|------|-----------------------------------------------------| | R <sub>SOURCE</sub> | V <sub>OUT</sub> P source resistance | | 60 | 80 | Ω | I <sub>OUT</sub> = 100mA | | R <sub>SINK</sub> | V <sub>OUT</sub> P sink resistance | | 60 | 80 | Ω | I <sub>OUT</sub> = -100mA | | ΔR/ΔΤ | Change in source/sink resistance over temperature | | 0.33 | | Ω/°C | $T_A = -40$ °C to $+85$ °C | | t <sub>d(ON)</sub> | HV <sub>OUT</sub> delay time | | 150 | | ns | P <sub>IN</sub> = high to low, Mode = high | | t <sub>rise</sub> | HV <sub>OUT</sub> rise time | | | 50 | ns | P <sub>IN</sub> = high to low | | t <sub>d(OFF)</sub> | HV <sub>OUT</sub> delay time | | 200 | | ns | N <sub>IN</sub> = low to high, Mode = high | | t <sub>fall</sub> | HV <sub>OUT</sub> fall time | | | 50 | ns | N <sub>IN</sub> = low to high | | t <sub>db</sub> | Logic deadband time | | | 200 | ns | Mode = low | | V <sub>psen</sub> | HV <sub>OUT</sub> current source sense voltage | V <sub>PP1</sub> -0.75 | V <sub>PP1</sub> -1.00 | V <sub>PP1</sub> - 1.25 | ٧ | | | | | V <sub>PP1</sub> -0.67 | | V <sub>PP1</sub> -1.31 | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | V <sub>nsen</sub> | HV <sub>OUT</sub> current sink sense voltage | V <sub>NN1</sub> + 0.75 | V <sub>NN1</sub> + 1.00 | V <sub>NN1</sub> + 1.25 | ٧ | | | | | V <sub>NN1</sub> + 0.65 | | V <sub>NN1</sub> + 1.33 | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | t <sub>shortP</sub> | HV <sub>OUT</sub> off delay time when current source sense is activated | | | 100 | ns | | | t <sub>shortN</sub> | HV <sub>OUT</sub> off time when current sink sense is activated | | | 100 | ns | | | t <sub>WHOUT</sub> | Minimum pulse width for $HV_{OUT}$ at $V_{PP1}$ | | | 500 | ns | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | t <sub>WLOUT</sub> | Minimum pulse width for $HV_{OUT}$ at $V_{NN1}$ | | | 500 | ns | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | ## **Truth Table** | N <sub>IN</sub> | P <sub>IN</sub> | Mode | EN | HV <sub>out</sub> | |-----------------|-----------------|------|----|-----------------------| | L | L | Н | L | $V_{\mathtt{PP1}}$ | | L | Н | Н | L | High Z | | H* | L* | Н | L | _ | | Н | Н | Н | L | $V_{_{\mathrm{NN1}}}$ | | L | Х | L | L | V <sub>NN1</sub> | | Н | Х | L | L | $V_{PP1}$ | | Х | Х | Х | Н | High Z | <sup>\*</sup>This state will short $\boldsymbol{V}_{_{\boldsymbol{PP}\boldsymbol{1}}}$ to $\boldsymbol{V}_{_{\boldsymbol{NN}\boldsymbol{1}}}$ and should therefore be avoided. # **Block Diagram** # **Pin Description** | Positive high voltage supply. | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Positive gate voltage supply. Generated by an internal linear regulator. A $0.1\mu F$ capacitor should be connected between $V_{PP2}$ and $V_{PP1}$ . | | Negative high voltage supply. | | Negative gate voltage supply. Generated by an internal linear regulator. A $0.1\mu F$ capacitor should be connected between $V_{NN2}$ and $V_{NN1}$ . | | Logic supply voltage. | | Low voltage ground. | | High voltage power ground. | | Logic control input. When mode is high, logic input high turns OFF output high voltage P-Channel. | | Logic control input. When mode is high, logic input high turns ON output high voltage N-Channel. | | Logic enable bar input. Logic low enables IC. | | Logic mode input. Logic low activates 200nsec deadband. When mode is low, $N_{IN}$ turns on and off the high voltage N- and P-Channels. Pin is not used and should be connected to $V_{DD}$ or ground. | | High voltage output. Voltage swings from V <sub>PP1</sub> to V <sub>NN1</sub> . | | Pulse by pulse over current sensing for P-Channel MOSFET. | | Pulse by pulse over current sensing for N-Channel MOSFET. | | Gate drive for external P-channel MOSFET. | | Gate drive for external N-channel MOSFET. | | | # **Typical Application Circuit**