# 16Mx64 Synchronous DRAM FEATURES

- High Frequency = 100, 125, 133MHz
- Package:
  - 219 Plastic Ball Grid Array (PBGA), 21 x 21mm
- Single 3.3V ±0.3V power supply
- Fully Synchronous; all signals registered on positive edge of system clock cycle
- Internal pipelined operation; column address can be changed every clock cycle
- Internal banks for hiding row access/precharge
- Programmable Burst length 1,2,4,8 or full page
- 8,192 refresh cycles
- Commercial, Industrial and Military Temperature Ranges
- Organized as 16M x 64
  - User configurable as 2 x 16M x 32 and 4 x 16M x 16
- Weight: WEDPN16M64V-XB2X 2.0 grams typical

# **BENEFITS**

- 58% SPACE SAVINGS
- Reduced part count
- Reduced trace lengths for lower parasitic capacitance
- Suitable for hi-reliability applications
- Laminate interposer for optimum TCE match
- Upgradeable to 32M x 64 density (W332M64V-XBX)

#### GENERAL DESCRIPTION

The 128MByte (1Gb) SDRAM is a high-speed CMOS, dynamic random-access, memory using 4 chips containing 268,435,456 bits. Each chip is internally configured as a quad-bank DRAM with a synchronous interface. Each of the chip's 67,108,864-bit banks is organized as 8,192 rows by 512 columns by 16 bits.

Read and write accesses to the SDRAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmedsequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA0, BA1 select the bank; A0-12 select the row). The address bits registered coincident with the READ or WRITE command are used to select the starting column location for the burst access.

The SDRAM provides for programmable READ or WRITE burst lengths of 1, 2, 4 or 8 locations, or the full page, with a burst terminate option. An AUTO PRECHARGE function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst sequence.

The 1Gb SDRAM uses an internal pipelined architecture to achieve high-speed operation. This architecture is compatible with the 2n rule of prefetch architectures, but it also allows the column address to be changed on every clock cycle to achieve a high-speed, fully random access. Precharging one bank while accessing one of the other three banks will hide the precharge cycles and provide seamless, high-speed, random-access operation.



<sup>\*</sup> This product is subject to change without notice.

### FIGURE 1 - PIN CONFIGURATION

# **Top View**

|   | 1                  | 2                  | 3      | 4                  | 5     | 6   | 7             | 8     | 9     | 10   | 11  | 12                      | 13                | 14                      | 15                  | 16                 |
|---|--------------------|--------------------|--------|--------------------|-------|-----|---------------|-------|-------|------|-----|-------------------------|-------------------|-------------------------|---------------------|--------------------|
| Α |                    | (DQ0)              | DQ14   | DQ15               | Vss   | Vss | (A9)          | (A10) | (A11) | (A8) | Vcc | Vcc                     | DQ16              | DQ17                    | DQ31                | Vss                |
| В | DQ1                | (DQ2)              | DQ12   | DQ13               | Vss   | Vss | $\bigcirc$ A0 | (A7)  | (A6)  | (A1) | Vcc | Vcc                     | DQ18              | DQ19                    | DQ29                | DQ30               |
| С | DQ3                | DQ4                | (DQ10) | (DQ11)             | Vcc   | Vcc | (A2)          | (A5)  | (A4)  | (A3) | Vss | Vss                     | DQ20              | (DQ21)                  | DQ27                | DQ28               |
| D | DQ6                | (DQ5)              | (DQ8)  | DQ9                | Vcc   | Vcc | (A12)         | DNU   | DNU   | DNU  | Vss | Vss                     | (DQ22)            | (DQ23)                  | DQ26                | DQ25               |
| Ε | DQ7                | DQMLO              | Vcc    | DQMHO              | Vss   | Vss | NC            | (BA0) | (BA1) | NC   | Vss | Vss                     | DQML1)            | $\boxed{V_{\text{SS}}}$ | Vss                 | DQ24               |
| F | CAS <sub>0</sub> # | WE0#               | Vcc    | (CLK0)             | Vss   |     |               |       |       |      |     | RAS <sub>1</sub> #)     | WE <sub>1</sub> # | $\boxed{V_{\text{SS}}}$ | DQMH1)              | CLK1)              |
| G | CS <sub>0</sub> #  | RAS <sub>0</sub> # | Vcc    | (CKE0)             | Vss   |     |               |       |       |      |     | CAS <sub>1</sub> #)     | CS <sub>1</sub> # | Vss                     | Vcc                 | CKE <sub>1</sub>   |
| Н | Vss                | Vss                | Vcc    | Vcc                | Vss   |     |               |       |       |      |     | Vcc                     | Vss               | Vss                     | Vcc                 | Vcc                |
| J | Vss                | Vss                | Vcc    | Vcc                | Vss   |     |               |       |       |      |     | Vcc                     | Vss               | Vss                     | Vcc                 | Vcc                |
| Κ | Vss                | CKE3               | Vcc    | CS3#               | Vss   |     |               |       |       |      |     | Vcc                     | CKE2              | $\boxed{V_{\text{SS}}}$ | RAS <sub>2</sub> #) | CS2#               |
| L | Vss                | (CLK3)             | Vcc    | CAS <sub>3</sub> # | RAS3# |     |               |       |       |      |     | Vcc                     | CLK2              | Vss                     | WE2#                | CAS <sub>2</sub> # |
| М | DQ56               | (DQMH3)            | Vcc    | WE3#               | DQML3 | Vcc | Vcc           | Vcc   | Vss   | Vss  | Vss | Vss                     | DQMH2             | $\boxed{V_{\text{SS}}}$ | DQML2               | DQ39               |
| N | DQ57               | DQ58               | (DQ55) | DQ54               | Vcc   | Vcc | Vcc           | Vcc   | Vss   | Vss  | Vss | Vss                     | DQ41              | DQ40                    | DQ37                | DQ38               |
| Р | DQ60               | (DQ59)             | (DQ53) | DQ52               | Vss   | Vss | Vcc           | Vcc   | Vss   | Vss  | Vcc | Vcc                     | DQ43              | DQ42                    | DQ36                | DQ35               |
| R | DQ62               | DQ61               | (DQ51) | DQ50               | Vcc   | Vcc | Vss           | Vss   | Vcc   | Vcc  | Vss | $\boxed{V_{\text{SS}}}$ | DQ45              | DQ44                    | DQ34                | DQ33               |
| Т | Vss                | DQ63               | DQ49   | DQ48               | Vcc   | Vcc | Vss           | Vss   | Vcc   | Vcc  | Vss | Vss                     | DQ47              | DQ46                    | DQ32                | Vcc                |

DNU = Do Not Use; to be left unconnected for future upgrades. NC = Not Connected Internally.

#### FIGURE 2 - FUNCTIONAL BLOCK DIAGRAM



The 1Gb SDRAM is designed to operate in 3.3V, low-power memory systems. An auto refresh mode is provided, along with a power-saving, power-down mode.

All inputs and outputs are LVTTL compatible. SDRAMs offer substantial advances in DRAM operating performance, including the ability to synchronously burst data at a high data rate with automatic column-address generation, the ability to interleave between internal banks in order to hide precharge time and the capability to randomly change column addresses on each clock cycle during a burst access.

#### **FUNCTIONAL DESCRIPTION**

Read and write accesses to the SDRAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA0 and BA1 select the bank, A0-12 select the row). The address bits (A0-8) registered coincident with the READ or WRITE command are used to select the starting column location for the burst access.

Prior to normal operation, the SDRAM must be initialized. The following sections provide detailed information covering device initialization, register definition, command descriptions and device operation.

#### INITIALIZATION

SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation. Once power is applied and the clock is stable (stable clock is defined as a signal cycling within timing constraints specified for the clock pin), the SDRAM requires a 100µs delay prior to issuing any command other than a COMMAND INHIBIT or a NOP. Starting at some point during this 100µs period and continuing at least through the end of this period, COMMAND INHIBIT or NOP commands should be applied.

Once the 100µs delay has been satisfied with at least one COMMAND INHIBIT or NOP command having been applied, a PRECHARGE command should be applied. All banks must be precharged, thereby placing the device in the all banks idle state.

Once in the idle state, two AUTO REFRESH cycles

must be performed. After the AUTO REFRESH cycles are complete, the SDRAM is ready for Mode Register programming. Because the Mode Register will power up in an unknown state, it should be loaded prior to applying any operational command.

#### REGISTER DEFINITION

#### MODE REGISTER

The Mode Register is used to define the specific mode of operation of the SDRAM. This definition includes the selec-tion of a burst length, a burst type, a CAS latency, an operating mode and a write burst mode, as shown in Figure 3. The Mode Register is programmed via the LOAD MODE REGISTER command and will retain the stored information until it is programmed again or the device loses power.

Mode register bits M0-M2 specify the burst length, M3 specifies the type of burst (sequential or interleaved), M4-M6 specify the CAS latency, M7 and M8 specify the operating mode, M9 specifies the WRITE burst mode, and M10 and M11 are reserved for future use. Address A12 (M12) is undefined but should be driven LOW during loading of the mode register.

The Mode Register must be loaded when all banks are idle, and the controller must wait the specified time before initiating the subsequent operation. Violating either of these requirements will result in unspecified operation.

#### **BURST LENGTH**

Read and write accesses to the SDRAM are burst oriented, with the burst length being programmable, as shown in Figure 3. The burst length determines the maximum number of column locations that can be accessed for a given READ or WRITE command. Burst lengths of 1, 2, 4 or 8 locations are available for both the sequential and the interleaved burst types, and a full-page burst is available for the sequential type. The full-page burst is used in conjunction with the BURST TERMINATE command to generate arbitrary burst lengths.

Reserved states should not be used, as unknown operation or incompatibility with future versions may result.

When a READ or WRITE command is issued, a block of columns equal to the burst length is effectively selected. All accesses for that burst take place within this block, meaning that the burst will wrap within the block if a boundary is reached. The block is uniquely selected by

#### FIGURE 3 – MODE REGISTER DEFINITION



#### **TABLE 1 – BURST DEFINITION**

| Burst               | Star | ting Col | lumn | Order of Access                                       | es Within a Burst  |  |
|---------------------|------|----------|------|-------------------------------------------------------|--------------------|--|
| Length              |      | Address  | 5    | Type = Sequential                                     | Type = Interleaved |  |
|                     |      |          | A0   |                                                       |                    |  |
| 2                   |      |          | 0    | 0-1                                                   | 0-1                |  |
|                     |      |          | 1    | 1-0                                                   | 1-0                |  |
|                     |      | A1       | A0   |                                                       |                    |  |
|                     |      | 0        | 0    | 0-1-2-3                                               | 0-1-2-3            |  |
| 4                   |      | 0        | 1    | 1-2-3-0                                               | 1-0-3-2            |  |
|                     |      | 1        | 0    | 2-3-0-1                                               | 2-3-0-1            |  |
|                     | 1 1  |          | 1    | 3-0-1-2                                               | 3-2-1-0            |  |
|                     | A2   | A1       | A0   |                                                       |                    |  |
|                     | 0    | 0        | 0    | 0-1-2-3-4-5-6-7                                       | 0-1-2-3-4-5-6-7    |  |
|                     | 0    | 0        | 1    | 1-2-3-4-5-6-7-0                                       | 1-0-3-2-5-4-7-6    |  |
|                     | 0    | 1        | 0    | 2-3-4-5-6-7-0-1                                       | 2-3-0-1-6-7-4-5    |  |
| 8                   | 0    | 1        | 1    | 3-4-5-6-7-0-1-2                                       | 3-2-1-0-7-6-5-4    |  |
|                     | 1    | 0        | 0    | 4-5-6-7-0-1-2-3                                       | 4-5-6-7-0-1-2-3    |  |
|                     | 1    | 0        | 1    | 5-6-7-0-1-2-3-4                                       | 5-4-7-6-1-0-3-2    |  |
|                     | 1    | 1        | 0    | 6-7-0-1-2-3-4-5                                       | 6-7-4-5-2-3-0-1    |  |
|                     | 1    | 1        | 1    | 7-0-1-2-3-4-5-6                                       | 7-6-5-4-3-2-1-0    |  |
| Full<br>Page<br>(y) |      | = A0-9/8 |      | Cn, Cn + 1, Cn + 2<br>Cn + 3, Cn + 4<br>Cn - 1,<br>Cn | Not Supported      |  |

#### NOTES:

- 1. For full-page accesses: y = 512.
- 2. For a burst length of two, A1-8 select the block-of-two burst; A0 selects the starting column within the block.
- 3. For a burst length of four, A2-8 select the block-of-four burst; A0-1 select the starting column within the block.
- 4. For a burst length of eight, A3-8 select the block-of-eight burst; A0-2 select the starting column within the block.
- 5. For a full-page burst, the full row is selected and A0-8 select the starting column.
- 6. Whenever a boundary of the block is reached within a given sequence above, the following access wraps within the block.
- 7. For a burst length of one, A0-8 select the unique column to be accessed, and Mode Register bit M3 is ignored.

#### FIGURE 4 - CAS LATENCY



A1-8 when the burst length is set to two; by A2-8 when the burst length is set to four; and by A3-8 when the burst length is set to eight. The remaining (least significant) address bit(s) is (are) used to select the starting location within the block. Full-page bursts wrap within the page if the boundary is reached.

#### **BURST TYPE**

Accesses within a given burst may be programmed to be either sequential or interleaved; this is referred to as the burst type and is selected via bit M3.

The ordering of accesses within a burst is determined by the burst length, the burst type and the starting column address, as shown in Table 1.

#### CAS LATENCY

The CAS latency is the delay, in clock cycles, between the registration of a READ command and the availability of the first piece of output data. The latency can be set to two or three clocks.

If a READ command is registered at clock edge n, and the latency is m clocks, the data will be available by clock edge n+m. The I/Os will start driving as a result of the clock

edge one cycle earlier (n + m - 1), and provided that the relevant access times are met, the data will be valid by clock edge n + m. For example, assuming that the clock cycle time is such that all relevant access times are met, if a READ command is registered at T0 and the latency is programmed to two clocks, the I/Os will start driving after T1 and the data will be valid by T2. Table 2 indicates the operating frequencies at which each CAS latency setting can be used.

Reserved states should not be used as unknown operation or incompatibility with future versions may result.

#### **OPERATING MODE**

The normal operating mode is selected by setting M7and M8 to zero; the other combinations of values for M7 and M8 are reserved for future use and/or test modes. The programmed burst length applies to both READ and WRITE bursts.

Test modes and reserved states should not be used because unknown operation or incompatibility with future versions may result.

#### TRUTH TABLE — COMMANDS AND DQM OPERATION (NOTE 1)

| NAME (FUNCTION)                                               | CS# | RAS# | CAS# | WE# | DQM              | ADDR     | I/Os   |
|---------------------------------------------------------------|-----|------|------|-----|------------------|----------|--------|
| COMMAND INHIBIT (NOP)                                         | Н   | Х    | Х    | Х   | X                | Х        | Х      |
| NO OPERATION (NOP)                                            | L   | Н    | Н    | Н   | X                | Х        | X      |
| ACTIVE (Select bank and activate row) (3)                     | L   | L    | Н    | Н   | X                | Bank/Row | Х      |
| READ (Select bank and column, and start READ burst) (4)       | L   | Н    | L    | Н   | L/H <sup>8</sup> | Bank/Col | X      |
| WRITE (Select bank and column, and start WRITE burst) (4)     | L   | Н    | L    | L   | L/H <sup>8</sup> | Bank/Col | Valid  |
| BURST TERMINATE                                               | L   | Н    | Н    | L   | Х                | Х        | Active |
| PRECHARGE (Deactivate row in bank or banks) (5)               | L   | L    | Н    | L   | Х                | Code     | Х      |
| AUTO REFRESH or SELF REFRESH (Enter self refresh mode) (6, 7) | L   | L    | L    | Н   | Х                | Х        | Х      |
| LOAD MODE REGISTER (2)                                        | L   | L    | L    | L   | Х                | Op-Code  | Х      |
| Write Enable/Output Enable (8)                                | _   | _    | _    | _   | L                | -        | Active |
| Write Inhibit/Output High-Z (8)                               | _   | _    | _    | _   | Н                | _        | High-Z |

#### NOTES:

- 1. CKE is HIGH for all commands shown except SELF REFRESH.
- A0-11 define the op-code written to the Mode Register and A12 should be driven low
- 3. A0-12 provide row address, and BA0, BA1 determine which bank is made active.
- A0-8 provide column address; A10 HIGH enables the auto precharge feature (nonpersistent), while A10 LOW disables the auto precharge feature; BA0, BA1 determine which bank is being read from or written to.
- A10 LOW: BA0, BA1 determine the bank being precharged. A10 HIGH: All banks precharged and BA0, BA1 are "Don't Care."
- 6. This command is AUTO REFRESH if CKE is HIGH; SELF REFRESH if CKE is LOW
- Internal refresh counter controls row addressing; all inputs and I/Os are "Don't Care" except for CKE.
- Activates or deactivates the I/Os during WRITEs (zero-clock delay) and READs (two-clock delay).

#### **TABLE 2 - CAS LATENCY**

|       | ALLOWABLE OPERATING<br>FREQUENCY (MHZ) |      |  |  |  |  |  |
|-------|----------------------------------------|------|--|--|--|--|--|
| SPEED | CAS LATENCY = 2 CAS LATENCY =          |      |  |  |  |  |  |
| -100  | -75                                    | -100 |  |  |  |  |  |
| -125  | -100                                   | -125 |  |  |  |  |  |
| -133  | -100                                   | -133 |  |  |  |  |  |

#### WRITE BURST MODE

When M9 = 0, the burst length programmed via M0-M2 applies to both READ and WRITE bursts; when M9 = 1, the programmed burst length applies to READ bursts, but write accesses are single-location (nonburst) accesses.

#### **COMMANDS**

The Truth Table provides a quick reference of available commands. This is followed by a written description of each command. Three additional Truth Tables appear following the Operation section; these tables provide current state/next state information.

#### COMMAND INHIBIT

The COMMAND INHIBIT function prevents new commands from being executed by the SDRAM, regardless of whether the CLK signal is enabled. The SDRAM is effectively deselected. Operations already in progress are not affected.

# **NO OPERATION (NOP)**

The NO OPERATION (NOP) command is used to perform a NOP to an SDRAM which is selected (CS# is LOW). This prevents unwanted commands from being registered during idle or wait states. Operations already in progress are not affected.

#### LOAD MODE REGISTER

The Mode Register is loaded via inputs A0-11. See Mode Register heading in the Register Definition section. The LOAD MODE REGISTER command can only be issued when all banks are idle, and a subsequent executable command cannot be issued until tMRD is met.

#### **ACTIVE**

The ACTIVE command is used to open (or activate) a row in a particular bank for a subsequent access. The value on the BA0, BA1 inputs selects the bank, and the address provided on inputs A0-A12 selects the row. This row remains active (or open) for accesses until a PRECHARGE command is issued to that bank. A PRECHARGE command must be issued before opening a different row in the same bank.

#### **READ**

The READ command is used to initiate a burst read access to an active row. The value on the BA0, BA1 inputs selects the bank, and the address provided on inputs A0-8 selects the starting column location. The value on input A10 determines whether or not AUTO PRECHARGE is used. If AUTO PRECHARGE is selected, the row being accessed will be precharged at the end of the READ burst; if AUTO PRECHARGE is not selected, the row will remain open for subsequent accesses. Read data appears on the I/Os subject to the logic level on the DQM inputs two clocks earlier. If a given DQM signal was registered HIGH, the corresponding I/Os will be High-Z two clocks later; if the DQM signal was registered LOW, the I/Os will provide valid data.

subsequent accesses. Input data appearing on the I/Os is written to the memory array subject to the DQM input logic level appearing coincident with the data. If a given DQM signal is registered LOW, the corresponding data will be written to memory; if the DQM signal is registered HIGH, the corresponding data inputs will be ignored, and a WRITE will not be executed to that byte/column location.

#### **WRITE**

The WRITE command is used to initiate a burst write access to an active row. The value on the BA0, BA1 inputs selects the bank, and the address provided on inputs A0-8 selects the starting column location. The value on input A10 determines whether or not AUTO PRECHARGE is used. If AUTO PRECHARGE is selected, the row being accessed will be precharged at the end of the WRITE burst; if AUTO PRECHARGE is not selected, the row will remain open for subsequent accesses. Input data appearing on the DQs is written to the memory array subject to the DQM input logic level appearing coincident with the data. If a given DQM signal is registered LOW, the corresponding data

will be written to memory; if the DQM signal is registered HIGH, the corresponding data inputs will be ignored, and a WRITE will not be executed to that byte/column location.

#### **PRECHARGE**

The PRECHARGE command is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row access a specified time (t<sub>RP</sub>) after the PRECHARGE command is issued. Input A10 determines whether one or all banks are to be precharged, and in the case where only one bank is to be precharged, inputs BA0, BA1 select the bank. Otherwise BA0, BA1 are treated as "Don't Care." Once a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank.

#### **AUTO PRECHARGE**

AUTO PRECHARGE is a feature which performs the same individual-bank PRECHARGE function described above, without requiring an explicit command. This is accomplished by using A10 to enable AUTO PRECHARGE in conjunction with a specific READ or WRITE command. A precharge of the bank/row that is addressed with the READ or WRITE command is automatically performed upon completion of the READ or WRITE burst, except in the full-page burst mode, where AUTO PRECHARGE does not apply. AUTO PRECHARGE is nonpersistent in that it is either enabled or disabled for each individual READ or WRITE command.

AUTO PRECHARGE ensures that the precharge is initiated at the earliest valid stage within a burst. The user must not issue another command to the same bank until the precharge time (trp) is completed. This is determined as if an explicit PRECHARGE command was issued at the earliest possible time.

#### **BURST TERMINATE**

The BURST TERMINATE command is used to truncate either fixed-length or full-page bursts. The most recently registered READ or WRITE command prior to the BURST TERMINATE command will be truncated.

#### **AUTO REFRESH**

AUTO REFRESH is used during normal operation of the SDRAM and is analogous to CAS#-BEFORE-RAS#

(CBR) REFRESH in conventional DRAMs. This command is nonpersistent, so it must be issued each time a refresh is required. All active banks must be precharged prior to issuing an AUTO REFRESH command. The AUTO REFRESH command should not be issued until the minimum  $t_{\rm RP}$  has been met after the PRECHARGE command as shown in the operations section.

The addressing is generated by the internal refresh controller. This makes the address bits "Don't Care" during an AUTO REFRESH command. Each 256Mb SDRAM requires 8,192 AUTO REFRESH cycles every refresh period (tref). Providing a distributed AUTO REFRESH command will meet the refresh requirement and ensure that each row is refreshed. Alternatively, 8,192 AUTO REFRESH commands can be issued in a burst at the minimum cycle rate (trc), once every refresh period (tref).

#### **SELF REFRESH\***

The SELF REFRESH command can be used to retain data in the SDRAM, even if the rest of the system is powered down. When in the self refresh mode, the SDRAM retains data without external clocking. The SELF REFRESH command is initiated like an AUTO REFRESH command

except CKE is disabled (LOW). Once the SELF REFRESH command is registered, all the inputs to the SDRAM become "Don't Care," with the exception of CKE, which must remain LOW.

Once self refresh mode is engaged, the SDRAM provides its own internal clocking, causing it to perform its own AUTO REFRESH cycles. The SDRAM must remain in self refresh mode for a minimum period equal to tRAS and may remain in self refresh mode for an indefinite period beyond that.

The procedure for exiting self refresh requires a sequence of commands. First, CLK must be stable (stable clock is defined as a signal cycling within timing constraints specified for the clock pin) prior to CKE going back HIGH. Once CKE is HIGH, the SDRAM must have NOP commands issued (a minimum of two clocks) for txsr, because time is required for the completion of any internal refresh in progress.

Upon exiting the self refresh mode, AUTO REFRESH commands must be issued as both SELF REFRESH and AUTO REFRESH utilize the row refresh counter.

<sup>\*</sup> Self refresh available in commercial and industrial temperatures only.

#### **ABSOLUTE MAXIMUM RATINGS**

| Parameter                                  |             | Unit |
|--------------------------------------------|-------------|------|
| Voltage on Vcc, VccqSupply relative to Vss | -1 to 4.6   | V    |
| Voltage on NC or I/O pins relative to Vss  | -1 to 4.6   | V    |
| Operating Temperature T <sub>A</sub> (Mil) | -55 to +125 | °C   |
| Operating Temperature T <sub>A</sub> (Ind) | -40 to +85  | °C   |
| Storage Temperature, Plastic               | -55 to +125 | °C   |

#### NOTE:

Stress greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions greater than those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **CAPACITANCE (NOTE 2)**

| Parameter                                    | Symbol          | Max | Unit |
|----------------------------------------------|-----------------|-----|------|
| Input Capacitance: CLK                       | C <sub>I1</sub> | 6   | pF   |
| Addresses, BA0-1 Input Capacitance           | CA              | 18  | pF   |
| Input Capacitance: All other input-only pins | C <sub>12</sub> | 7   | pF   |
| Input/Output Capacitance: I/Os               | Сю              | 7   | pF   |

#### **BGA THERMAL RESISTANCE**

| Description                      | Symbol | Max  | Unit | Notes |
|----------------------------------|--------|------|------|-------|
| Junction to Ambient (No Airflow) | θЈА    | 15.6 | °C/W | 1     |
| Junction to Ball                 | θЈВ    | 10.1 | °C/W | 1     |
| Junction to Case (Top)           | θЈС    | 7.8  | °C/W | 1     |

NOTE: Refer to AN #0001 at www.wedc.com in the application notes section for modeling conditions.

#### DC ELECTRICAL CHARACTERISTICS AND OPERATING CONDITIONS (NOTES 1, 6)

 $V_{CC} = +3.3V \pm 0.3V; -55^{\circ}C \le T_{A} \le +125^{\circ}C$ 

| Parameter/Condition                                                                                      | Symbol | Min  | Max                   | Units |
|----------------------------------------------------------------------------------------------------------|--------|------|-----------------------|-------|
| Supply Voltage                                                                                           | Vcc    | 3    | 3.6                   | V     |
| Input High Voltage: Logic 1; All inputs (21)                                                             | VIH    | 2    | V <sub>CC</sub> + 0.3 | V     |
| Input Low Voltage: Logic 0; All inputs (21)                                                              | VIL    | -0.3 | 0.8                   | V     |
| Input Leakage Current: Any input 0V V <sub>IN</sub> V <sub>CC</sub> (All other pins not under test = 0V) | lı     | -5   | 5                     | μA    |
| Input Leakage Address Current: Any input 0V VIN Vcc (All other pins not under test = 0V)                 | lı     | -20  | 20                    | μA    |
| Output Leakage Current: I/Os are disabled; 0V VouT Vcc                                                   | loz    | -5   | 5                     | μA    |
| Output Levels:                                                                                           | Vон    | 2.4  | -                     | V     |
| Output High Voltage (Iouт = -4mA) Output Low Voltage (Iouт = 4mA)                                        | Vol    | _    | 0.4                   | V     |

#### **IDD SPECIFICATIONS AND CONDITIONS (NOTES 1,6,11,13)**

 $Vcc = +3.3V \pm 0.3V; -55^{\circ}C \le TA \le +125^{\circ}C$ 

| Parameter/Condition                                                                                                            | Symbol | Max | Units |
|--------------------------------------------------------------------------------------------------------------------------------|--------|-----|-------|
| Operating Current: Active Mode; Burst = 2; Read or Write; t <sub>RC</sub> = t <sub>RC</sub> (min); CAS latency = 3 (3, 18, 19) | lcc1   | 500 | mA    |
| Standby Current: Active Mode; CKE = HIGH; CS = HIGH; All banks active after tRCD met; No accesses in progress (3, 12, 19)      | Іссз   | 160 | mA    |
| Operating Current: Burst Mode; Continuous burst;<br>Read or Write; All banks active; CAS latency = 3 (3, 18, 19)               | Icc4   | 540 | mA    |
| Self Refresh Current: CKE 0.2V (commercial and industrial temperature only) (27)                                               | Icc7   | 10  | mA    |

# **ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CHARACTERISTICS** (NOTES 5, 6, 8, 9, 11)

|                                               |             |                     | <u>-1</u>      | 00      | <u>-1</u>      | <u>25</u> | <u>-1</u>        | 33      |      |
|-----------------------------------------------|-------------|---------------------|----------------|---------|----------------|-----------|------------------|---------|------|
| Parameter                                     |             | Symbol              | Min            | Max     | Min            | Max       | Min              | Max     | Unit |
| A (' f Ol IV / I ) (00)                       | CL = 3      | tac (3)             |                | 7       |                | 6         |                  | 5.5     | ns   |
| Access time from CLK (pos. edge) (28)         | CL = 2      | tac (2)             |                | 7       |                | 6         |                  | 6       | ns   |
| Address hold time                             | '           | tан                 | 1              |         | 1              |           | 0.8              |         | ns   |
| Address setup time                            |             | tas                 | 2              |         | 2              |           | 1.5              |         | ns   |
| CLK high-level width                          |             | tсн                 | 3              |         | 3              |           | 2.5              |         | ns   |
| CLK low-level width                           |             | tcL                 | 3              |         | 3              |           | 2.5              |         | ns   |
| 01 1 1 1 (00)                                 | CL = 3      | tck (3)             | 10             |         | 8              |           | 7.5              |         | ns   |
| Clock cycle time (22)                         | CL = 2      | tck (2)             | 13             |         | 10             |           | 10               |         | ns   |
| CKE hold time                                 | •           | tскн                | 1              |         | 1              |           | 0.8              |         | ns   |
| CKE setup time (30)                           |             | tcks                | 2              |         | 2              |           | 1.5              |         | ns   |
| CS#, RAS#, CAS#, WE#, DQM hold time           |             | tсмн                | 1              |         | 1              |           | 0.8              |         | ns   |
| CS#, RAS#, CAS#, WE#, DQM setup time          |             | tcms                | 2              |         | 2              |           | 1.5              |         | ns   |
| Data-in hold time                             |             | tон                 | 1              |         | 1              |           | 0.8              |         | ns   |
| Data-in setup time                            |             | tos                 | 2              |         | 2              |           | 1.5              |         | ns   |
| Data and high immediance from (40)            | CL = 3 (10) | t <sub>HZ</sub> (3) |                | 7       |                | 6         |                  | 5.5     | ns   |
| Data-out high-impedance time (10)             | CL = 2 (10) | t <sub>HZ</sub> (2) |                | 7       |                | 6         |                  | 6       | ns   |
| Data-out low-impedance time                   |             | tız                 | 1              |         | 1              |           | 1                |         | ns   |
| Data-out hold time (load)                     |             | tон                 | 3              |         | 3              |           | 3                |         | ns   |
| Data-out hold time (no load) (29)             |             | ton <sub>N</sub>    | 1.8            |         | 1.8            |           | 1.8              |         | ns   |
| ACTIVE to PRECHARGE command                   |             | tras                | 50             | 120,000 | 50             | 120,000   | 50               | 120,000 | ns   |
| ACTIVE to ACTIVE command period               |             | trc                 | 70             |         | 68             |           | 68               |         | ns   |
| ACTIVE to READ or WRITE delay                 |             | trcd                | 20             |         | 20             |           | 20               |         | ns   |
| Refresh period (8,192 rows) - Commercial, Inc | lustrial    | t <sub>REF</sub>    |                | 64      |                | 64        |                  | 64      | ms   |
| Refresh period (8,192 rows) – Military        |             | tref                |                | 16      |                | 16        |                  | 16      | ms   |
| AUTO REFRESH period                           |             | trfc                | 70             |         | 70             |           | 70               |         | ns   |
| PRECHARGE command period                      |             | t <sub>RP</sub>     | 20             |         | 20             |           | 20               |         | ns   |
| ACTIVE bank A to ACTIVE bank B command        |             | t <sub>RRD</sub>    | 20             |         | 20             |           | 20               |         | ns   |
| Transition time (7)                           |             | tτ                  | 0.3            | 1.2     | 0.3            | 1.2       | 0.3              | 1.2     | ns   |
| WRITE recovery time                           |             | twr                 | 1 CLK +<br>7ns |         | 1 CLK +<br>7ns |           | 1 CLK +<br>7.5ns |         | _    |
| •                                             | (24)        |                     | 15             |         | 15             |           | 15               |         | ns   |
| Exit SELF REFRESH to ACTIVE command (2)       | ))          | txsr                | 80             |         | 80             |           | 75               |         | ns   |

#### **AC FUNCTIONAL CHARACTERISTICS (NOTES 5,6,7,8,9,11)**

| Parameter/Condition                                          |        |                  | -100 | -125 | -133 | Units |
|--------------------------------------------------------------|--------|------------------|------|------|------|-------|
| READ/WRITE command to READ/WRITE command (17)                |        |                  | 1    | 1    | 1    | tск   |
| CKE to clock disable or power-down entry mode (14)           |        | tcked            | 1    | 1    | 1    | tск   |
| CKE to clock enable or power-down exit setup mode (14)       |        | t <sub>PED</sub> | 1    | 1    | 1    | tск   |
| DQM to input data delay (17)                                 |        | toqo             | 0    | 0    | 0    | tск   |
| DQM to data mask during WRITEs (17)                          |        | tдам             | 0    | 0    | 0    | tск   |
| DQM to data high-impedance during READs (17)                 |        |                  | 2    | 2    | 2    | tск   |
| WRITE command to input data delay (17)                       |        | towo             | 0    | 0    | 0    | tcĸ   |
| Data-in to ACTIVE command (15)                               |        | tdal             | 4    | 5    | 6    | tск   |
| Data-in to PRECHARGE command (16)                            |        | t <sub>DPL</sub> | 2    | 2    | 2    | tск   |
| Last data-in to burst STOP command (17)                      |        | t <sub>BDL</sub> | 1    | 1    | 1    | tск   |
| Last data-in to new READ/WRITE command (17)                  |        | tcdl             | 1    | 1    | 1    | tск   |
| Last data-in to PRECHARGE command (16)                       |        |                  | 2    | 2    | 2    | tск   |
| LOAD MODE REGISTER command to ACTIVE or REFRESH command (24) |        | t <sub>MRD</sub> | 2    | 2    | 2    | tск   |
| CL = 3                                                       |        | tпон             | 3    | 3    | 3    | tск   |
| Data-out to high-impedance from PRECHARGE command (17)       | CL = 2 | trон             | 2    | _    | _    | tск   |

#### NOTES

- 1. All voltages referenced to Vss.
- 2. This parameter is not tested but garanteed by design. f = 1 MHz, T<sub>A</sub> = 25°C.
- IDD is dependent on output loading and cycle rates. Specified values are obtained with minimum cycle time and the outputs open.
- 4. Enables on-chip refresh and address counters.
- The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range is ensured.
- An initial pause of 100µs is required after power-up, followed by two AUTO REFRESH commands, before proper device operation is ensured. (Vcc must be powered up simultaneously.) The two AUTO REFRESH command wake-ups should be repeated any time the tree refresh requirement is exceeded.
- 7. AC characteristics assume  $t_T = 1$ ns.
- 8. In addition to meeting the transition rate specification, the clock and CKE must transit between V<sub>IH</sub> and V<sub>IL</sub> (or between V<sub>IL</sub> and V<sub>IH</sub>) in a monotonic manner.
- 9. Outputs measured at 1.5V with equivalent load:

- tHz defines the time at which the output achieves the open circuit condition; it is not a reference to Voн or Vol. The last valid data element will meet ton before going High-Z.
- AC timing and lob tests have V<sub>IL</sub> = 0V and V<sub>IH</sub> = 3V, with timing referenced to 1.5V crossover point.
- Other input signals are allowed to transition no more than once every two clocks and are otherwise at valid V<sub>IH</sub> or V<sub>IL</sub> levels.
- 13. Icc specifications are tested after the device is properly initialized.
- Timing actually specified by tcks; clock(s) specified as a reference only at minimum cycle rate.
- Timing actually specified by twn plus tnp; clock(s) specified as a reference only at minimum cycle rate.

- 16. Timing actually specified by twR.
- Required clocks are specified by JEDEC functionality and are not dependent on any timing parameter.
- 18. The Icc current will decrease as the CAS latency is reduced. This is due to the fact that the maximum cycle rate is slower as the CAS latency is reduced.
- 19. Address transitions average one transition every two clocks.
- 20. CLK must be toggled a minimum of two times during this period.
- 21. V<sub>IH</sub> overshoot: V<sub>IH</sub> (MAX) = V<sub>CC</sub> + 2V for a pulse width ≤ 3ns, and the pulse width cannot be greater than one third of the cycle rate. V<sub>IL</sub> undershoot: V<sub>IL</sub> (MIN) = -2V for a pulse width ≤ 3ns.
- 22. The clock frequency must remain constant (stable clock is defined as a signal cycling within timing constraints specified for the clock pin) during access or precharge states (READ, WRITE, including twR, and PRECHARGE commands). CKE may be used to reduce the data rate.
- 23. Auto precharge mode only.
- 24. Precharge mode only.
- 25. JEDEC and PC100 specify three clocks.
- 26. Parameter guaranteed by design.
- 27. Self refresh avaiable in commercial and industrial temperatures only.
- 28. t<sub>AC</sub> for 100MHz at CL = 3 with no load is 4.6ns and is guaranteed by design.
- 29. Parameter quaranteed by design.
- 30. For operating frequencies ≤ 45 MHz t<sub>CKS</sub> = 3.0ns.

### PACKAGE DIMENSION B2: 219 PLASTIC BALL GRID ARRAY (PBGA), 21mm x 21mm



ALL LINEAR DIMENSIONS ARE MILLIMETERS AND PARENTHETICALLY IN INCHES

#### ORDERING INFORMATION



# **Document Title**

16M x 64 Synchronous DRAM 21 x21 mm 219 PBGA

# **Revision History**

| Rev#  | History                                                                                                                                                                                                                                              | Release Date | Status      |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------|
| Rev 0 | Initial Release                                                                                                                                                                                                                                      | April 2004   | Preliminary |
| Rev 1 | Changes (Pg. 1, 7, 10, 11, 12, 14, 15)  1.1 Update capacitance table values  1.2 Update thermal resistance values  1.3 Changes storage temperature to 125°C  1.4 Changes lcc7 to 10mA for commercial and industrial temperature only  1.5 Add 133MHz | January 2005 | Final       |