# Peripheral Board Controller (PBC) **PEB 2050** #### **Preliminary Data** MOS IC | Туре | Ordering Code | Package | |------------|---------------|----------------| | PEB 2050-C | Q67100-Z157 | C-DIP-40 | | PEB 2050-N | Q67100-H8392 | PL-CC-44 (SMD) | | PEB 2050-P | Q67100-H3022 | P-DIP-40 | The peripheral board controller PEB 2050 is a device for the control of voice, data, and signaling paths of up to 16 subscribers on peripheral component boards in digital telephone systems. In combination with the highly flexible Signal Processing Codec Filter (SICOFI® PEB 2060) it forms an optimized analog subscriber-line board architecture. Its flexibility allows operation as general-purpose controller for data switching and MUX/ De MUX applications. The PBC controls space and time switching functions between subscriber-line devices and time-division multiplex highways. Further, it controls the flow of information between the subscriber interface ports and a processor which can be an optional line card local processor or the central processor directly. Last, it performs all protocol control functions, using the HDLC protocol format for all information passing between the line card and the central processor via a dedicated HDLC line or via interleaved time slots on the PCM lines. To meet the different requirements the PBC PEB 2050 provides the following interfaces: - 8 serial, bidirectional I/O ports for the transfer of voice, data, control, and signaling information between the PBC and codec filters (e.g. SICOFI PEB 2060), digital interface circuits or signal processors - Double-constructed PCM interface - Fast serial communication link to the central processor - Bit-parallel interface for the connection of 8-bit standard microcomputers such as the SAB 8051. The interface is characterized by an interrupt control and two independent DMA channels, one for the transmit and one for the receive direction. #### **Features** - Board controller for up to 16 subscribers of a digital switching system - Designed for different PCM systems - Time-slot assignment freely programmable for all subscribers connected - Control of voice, data, signaling and line board parameters to minimize hardware requirements and to simplify software - Provides two full duplex PCM highways for the system interface - System control uses the HDLC protocol with X.25 level 2 functions performed by the PBC - Standard μP interface - Two DMA channels for expansion of internal buffer capability of 16 bytes per direction - uP access to all internal data streams including time-slot oriented data streams - Support of subscriber circuits by generating timing signals - Single +5 V power supply - Low power consumption # Pin Configuration (top view) #### Pin Definitions and Functions | Pin No.<br>PL-CC | Pin No.<br>P-DIP | Symbol | Name | Function | |------------------|------------------|----------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 4 | 1 4 | SIP 4<br>SIP 7 | Subscriber<br>interface port<br>(input/output) | These interface ports are used for bidirectional, bit-serial transfer of speech, data and control words to and from the signal processing codec Filter (SICOFI) or standard codec. Corresponding with the direction signal, the PBC PEB 2050 is transmitting during the high level of DIR within the first half of a 125 $\mu s$ frame. | | 5 | 5 | RxHWD 1 | Receive highway data (input) | Receive PCM highway 1 interface. | | 6 | 6 | RxHWD 0 | Receive highway<br>data (input) | Receive PCM highway 0 interface.<br>The PBC serially receives a PCM word<br>(8 bits) through one of these leads at<br>the programmed time slot. | | 7 | 7 | TxHWD 1 | Transmit highway data (output) | Output of the transmit side onto the send PCM highway 1 (serial bus). The 8-bit PCM word is serially sent out on this pin at the programmed time slot. Tristate output. | | 8 | 8 | TSC 1 | Tristate control (output, active low) | Normally high, this signal goes low while the PBC is transmitting an 8-bit PCM word on the PCM highway 1. | | 9 | 9 | TxHWD 0 | Transmit highway data (output) | Output of the transmit side onto the send PCM highway 0. | | 10 | 10 | TSC 0 | Tristate control (output, active low) | Tristate control of highway 0. | | 11 | 11 | SYP | Synchronization | SYP is a frame synchronization pulse which resets the on-chip time-slot counters. | | 12 | 12 | SCLK | Slave clock<br>(output) | Clock output for the peripheral devices. The signals between the codec filter and the PBC are latched and transmitted with the rising edge of SCLK. | | 13 | 13 | SIGS/DMIR | Signal strobe (out-<br>put, active high)/<br>direct memory input<br>request (output,<br>active high) | The SIGS output supplies a program-<br>mable strobe signal. In the DMA mode<br>this pin is used as DMA input request. | # Pin Definitions and Functions (cont'd) | Pin No.<br>PL-CC | Pin No.<br>P-DIP | Symbol | Name | Function | |------------------|------------------|-----------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 | 14 | DIR/DMOR | Direction<br>(output, active<br>high)/direct<br>memory output<br>request (output,<br>active high) | DIR is an 8-kHz symmetric frame signa which controls the direction of data transfer from and to the peripheral devices. The PBC is able to receive data during the low state of DIR. In the DMA mode this pin is used as DMA output request. DMIR and DMOR are generated by the PBC-internal HDLC receiver or transmitter and are used for handshaking during the DMA transfer. | | 15 | 15 | TxSD | Transmit signaling data (output) | This line transmits the serial data to the dedicated HDLC channel. | | 16 | 16 | TSC 2 | Tristate control to 2 (output, active low) | Normally high, this signal goes low while the PBC is transmitting an HDLC message. | | 17 | 17 | RxSD | Receive signaling data (input) | This line receives the serial data from the HDLC channel. | | 19 | 18 | CS | Chip select<br>(input, active low) | $\overline{\text{CS}}$ is used to address the PBC. A low level at this input enables the PBC to accept commands or data from a $\mu\text{P}$ within a write cycle, or to transmit data during a read cycle. | | 20 | 19 | ALE | Address latch<br>enable (input,<br>active high) | A high level at this input indicates that the data on the external bus is an address selecting one of the PBC-internal sources or destinations. Latching into the address latch occurs during the high-low transition. | | 22 | 20 | V <sub>SS</sub> | | Ground (0 V) | | 25 | 21 | CLK | Clock<br>(input) | A standard TTL clock provides the basic timing of the controller. The clock is synchronous to the PCM clock. | | 26 | 22 | RD | Read strobe<br>(input, active low) | $\overline{RD}$ is used together with $\overline{CS}$ to transfer data from the PBC to a $\mu P$ or memory. | #### Pin Definitions and Functions (cont'd) | Pin No.<br>PL-CC | Pin No.<br>P-DIP | Symbol | Name | Function | |------------------|------------------|-----------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 27 | 23 | D0 | | | | | · | • | | | | • | | | System data bus | The data bus transfers data and commands between the μP or memory and | | | | | | the PBC. | | 34 | 30 | D7 | | | | 35 | 31 | V <sub>DD</sub> | | Power supply: $V_{DD} = 5.0 \pm 0.25 \text{ V}$ | | 36 | 32 | WR | Write strobe<br>(input, active low) | During the low state of $\overline{WR}$ data can be transferred from the $\mu P$ or memory to the PBC. | | 37<br>38 | 33<br>34 | DACK 0 | DMA acknow-<br>ledge (inputs,<br>active low) | DACK 0 and DACK 1 are used to acknowledge the DMA output and DMA input request, respectively. | | 39 | 35 | INT/TYP | Interrupt<br>request (output,<br>active low) | The signal is pulled down, when the PBC is requesting an interrupt. In that case, the µP should enter an interrupt routine for reading status register 1. | | 40 | 36 | RESET | Reset (input, active high) | A high on this input forces the PBC into reset state. The minimum reset pulse is 16 complete clock cycles. | | 41 | 37 | SIP 0 | | These interface ports are used for bi- | | . 1 | | | | directional, bit-serial transfer of speech, | | • | | • | | data and control words to and from the signal processing codec filter (SICOFI) | | • | | | | or standard codec. Corresponding with | | | . | | | the direction signal, the PBC PEB 2050 | | 33 | 40 | SIP 3 | | is transmitting during the high level of DIR within the first half of a 125 μs frame. | #### **Block Diagram** #### **Description of the Functional Blocks** The PBC has been designed especially for use in peripheral subscriber boards, but its functional flexibility also permits its application in various parts of a digital exchange telecommunications system. Used in peripheral subscriber boards it performs two essential functions: - Exchange of control data between a central processing unit, an on-board processing unit and individual subscriber connections. The PBC supports the ISO/CCITT's HDLC communication-line protocol. An application-specific, PBC-internal controller controls the distribution of data on the board. - The time-slot controlled transfer of PCM data (64 Kbaud channels) between the PCM highways and the subscriber connections. Data transfer between both parts, such as signaling through PCM highways (common channel) or the access of the on-board $\mu P$ to 64 Kbaud channels, are considerably simplified by the IC. The two central functional blocks are reflected in the circuit structure: The PCM synchronous portion constitutes the interfaces to the subscribers and the PCM highways. It comprises the following functional blocks: - SIU (Serial Interface Unit) with last look logic - PIU (PCM Interface Unit) - CAM (Contents-Addressable Memory) - TCU (Timing Control Unit) - MODE register - PBC bus The asynchronous portion constitutes the interface to the local microprocessor (8-bit parallel). and to the central control (serial HDLC interface) and comprises the following functional blocks: - HDLC controller - μP interface - μP control and status register - ULCU (User Level Control Unit) The two portions are interconnected by the following functional blocks: - X FIFO (Transmit FIFO) - Bidirectional FIFO - BICU (Bus Interface Control Unit) - BIR (Bus Interface Register) #### **Maximum Ratings** | | | | Limit Values | | | |---------------------|------------------|------|--------------|------|--| | Parameter | Symbol | min. | max. | Unit | | | Storage temperature | T <sub>stg</sub> | 65 | 125 | °C | | #### **Range of Operation** | Operating temperature | T <sub>A</sub> | 0 | 70 | °C | |---------------------------------------|------------------|------|-----|----| | Voltage at any pin referred to ground | V <sub>s</sub> | -0.5 | 7 | V | | Total power consumption | P <sub>tot</sub> | | 625 | mW | #### **DC Characteristics** $T_A = 0$ to 70°C; $V_{CC} = 5 \text{ V} \pm 0.25 \text{ V}$ ; GND = 0 V | | | | Limit Values | | | |------------------------------------------------------------------|------------------------|------|--------------|------|------| | Parameter | Symbol | min. | typ. | max. | Unit | | L-input voltage | V <sub>IL</sub> | -0.5 | | 0.8 | ٧ | | H-input voltage | V <sub>iH</sub> | 2.0 | | 5.5 | ٧ | | L-output voltage $I_{OL} = +1.6 \text{ mA}$ | V <sub>OL</sub> | | | 0.45 | ٧ | | H-output voltage $I_{\text{OH}}$ = −400 μA | <b>V</b> <sub>OH</sub> | 2.4 | | | V | | Input leakage current V <sub>IN</sub> = V <sub>CC</sub> to 0 V | $I_{IL}$ | -10 | | 10 | μΑ | | Output leakage current V <sub>OUT</sub> = V <sub>CC</sub> to 0 V | $I_{OL}$ | -10 | | 10 | μΑ | | V <sub>CC</sub> supply current<br>V <sub>CC</sub> = 5 V | $I_{\rm CC}$ | | 70 | 125 | mA | #### Capacitance $T_A = 25$ °C; $V_{CC} = GND = 0 \text{ V}$ | | Symbol | Limit Values | | | | |----------------------------------------------------------|------------------|--------------|------|------|------| | Parameter | | min. | typ. | max. | Unit | | Input capacitance<br>f <sub>C</sub> = 1 MHz | C <sub>IN</sub> | | 5 | 10 | pF | | Input/output capacitance | C <sub>I/O</sub> | | 10 | 20 | pF | | Output capacitance<br>unmeasured pins<br>returned to GND | Соит | | 8 | 15 | pF | #### **AC Characteristics** $T_{\rm A} = 0$ to 70°C; $V_{\rm CC} = 5 \text{ V} \pm 0.25 \text{ V}$ ; GND = 0 V # Microprocessor Interface **Read Cycle** | | | Li | Limit Values | | |------------------------------|-------------------|--------|--------------|------| | Parameter | Symbol | min. | max. | Unit | | Address hold after ALE | t <sub>LA</sub> | 20 | | ns | | Address to ALE setup | t <sub>AL</sub> | 30 | | ns | | Data delay from RD | $t_{\mathrm{RD}}$ | | 150 | ns | | RD pulse width | t <sub>RR</sub> | 150 | 107 | ns | | Output float delay | t <sub>DF</sub> | | 25 | ns | | RD control interval case 11) | t <sub>RI</sub> | 2 x CP | | ns | | RD control interval case 22) | t <sub>RI</sub> | 100 | | ns | | ALE pulse width | t <sub>AA</sub> | 60 | | ns | #### **Write Cycle** | WR pulse width | tww | 100 | ns | |------------------------------|-----------------|--------|----| | Data setup to WR | t <sub>DW</sub> | 50 | ns | | Data hold after WR | t <sub>WD</sub> | 25 | ns | | WR control interval case 11) | t <sub>Wt</sub> | 2 x CP | ns | | WR control interval case 22) | t <sub>Wi</sub> | 50 | ns | <sup>1)</sup> Case 1: read, write of BI FIFO and X FIFO <sup>2)</sup> Case 2: all other registers #### **DMA Read** | | | L | | | |--------------------------|------------------|------|--------|------| | Parameter | Symbol | min. | max. | Unit | | DMA read time*) | t <sub>DMA</sub> | | 7 x CP | ns | | DMOR hold time | t <sub>DH</sub> | | 75 | ns | | Address stable before RD | t <sub>AR</sub> | 0 | | ns | | Data delay from RD | t <sub>RD</sub> | | 150 | ns | | Output floating delay | t <sub>DF</sub> | | 25 | ns | | Address hold after RD | t <sub>RA</sub> | 0 | | ns | | RD pulse width | t <sub>RR</sub> | 150 | 104 | ns | #### **DMA Write** | DMA write time*) | t <sub>DMA</sub> | | 7 x CP | ns | |--------------------------|------------------|-----|--------|----| | DMSIR hold time | t <sub>IH</sub> | | 90 | ns | | Address stable before WR | t <sub>AW</sub> | 0 | | ns | | Address hold after WR | t <sub>wa</sub> | 0 | | ns | | Data setup to WR | t <sub>DW</sub> | 50 | | ns | | Data hold after WR | t <sub>WD</sub> | 25 | | ns | | WR pulse width | t <sub>ww</sub> | 100 | | ns | \*) | PBC clock/MHz | 2.048 | 4.096 | 1.536 | 3.072 | |---------------|-------|-------|-------|-------| | 2 x CP/ns | 980 | 490 | 1300 | 650 | | 7 x CP/μs | 3.4 | 1.7 | 4.56 | 2.3 | # **Read Cycle** ALE $\overline{CS} \times \overline{RD}$ DB Addr Data **Write Cycle** ζς×₩R Data DB Data $t_{\mathrm{DMA}}$ DMOR $t_{\mathrm{DH}}$ DACKÖ ts×RD DB **DMA Write** $t_{\mathrm{DMA}}$ DMIR DACK 1 CS×₩R t<sub>DW</sub> DB Data #### **Clock Timing** | | | Lir | | | | |---------------------------------------|---------------------|-----------|------------------|------|--| | Parameter | Symbol | min. max. | | Unit | | | System Clock | | | | | | | System clock frequency | f <sub>CLK</sub> | 1 | 4.2 | MHz | | | Duty cycle | | 45 | 55 | % | | | Sync pulse period | t <sub>SPP</sub> | 125 | N x 125 | μs | | | Sync pulse width | t <sub>SYP</sub> | 60 | t <sub>CLK</sub> | ns | | | Pulse delay to CLK | t <sub>dSYP</sub> | 10 | | ns | | | Setup time to CLK | t <sub>sSYP</sub> | 50 | | ns | | | Clock rise/fall time | trolk/ | | 10 | ns | | | Slave Clock | | | | | | | Clock frequency | f <sub>SCLK</sub> | 1.22 | | kHz | | | Clock delay time | t <sub>dSCLK</sub> | 100 | 165 | ns | | | Delay time SCLK to data | t <sub>dSD</sub> | 20 | | ns | | | DIR Clock | , | | | | | | Delay time to CLK (rising edge) | t <sub>dDIR</sub> R | 120 | 190 | ns | | | Delay time to CLK (falling edge) | t <sub>dDIR</sub> F | 30 110 | | ns | | | Delay time SCLK to DIR | t <sub>dSCDIR</sub> | -10 | 70 | ns | | | SIU Interface | | | | | | | SIP data delay | t <sub>dSIP</sub> | 160 | 300 | ns | | | Data enable receive | t <sub>DER</sub> | 100 | 180 | ns | | | Data disable receive | t <sub>DDR</sub> | 100 180 | | ns | | | Data enable transmit | t <sub>DEX</sub> | 0 | | ns | | | Data hold transmit | t <sub>DHX</sub> | 0 | | ns | | | Data setup transmit (control data) | t <sub>DSX</sub> | CP/+200 | | ns | | | Data setup transmit | t <sub>DSX</sub> | 200 | | ns | | | Signaling strobe delay (falling edge) | t <sub>DSIG F</sub> | 90 | 200 | ns | | | Signaling strobe delay (rising edge) | t <sub>DSIG R</sub> | 140 | 220 | ns | | #### **SIP Interface Timing** #### **Serial Port Timing** #### **PCM Interface** | | | L | | | |-----------------------------|--------------------|------|------|------| | Parameter | Symbol | min. | max. | Unit | | Receive Timing | | | | | | Receive data setup DCR = 1 | t <sub>DSRF</sub> | 20 | | ns | | Receive data setup DCR = 0* | t <sub>DS RR</sub> | 40 | | กร | | Receive data hold DCR = 1 | t <sub>DH RF</sub> | 40 | | ns | | Receive data hold DCR = 0 | t <sub>DH RR</sub> | 10 | | ns | #### **Receive Timing** \*) Common channel mode $t_{\rm DSRR}$ 75 ns $C_{L} = 150 \text{ pF}$ $C_{\rm L} = 150 \; {\rm pF}$ ### PCM Interface (cont'd) | | Symbol | Limit Values | | | | |-------------------------------|-------------------|--------------|------|------|---------------------------| | Parameter | | min. | max. | Unit | Test Conditions | | Transmit Timing | | | | | | | Data enable DCX = 0 | t <sub>DZXR</sub> | 80 | 160 | ns | $C_{\rm L} = 200 \rm pF$ | | Data enable DCX = 1 | t <sub>DZXF</sub> | 40 | 100 | ns | C <sub>L</sub> = 200 pF | | Data hold time DCX = 0 | t <sub>DHXR</sub> | 45 | 160 | ns | C <sub>L</sub> = 200 pF | | Data hold time DCX = 1 | t <sub>DHXF</sub> | 40 | 100 | ns | C <sub>1</sub> = 200 pF | | Data float on TS EXIT | t <sub>HZX</sub> | 35 | 80 | ns | C <sub>L</sub> = 150 pF | | Time slot x to enable DCX = 0 | t <sub>SONR</sub> | 70 | 130 | ns | C <sub>1</sub> = 150 pF | t<sub>SONF</sub> tSOFF 40 40 100 100 ns ns #### **Transmit Timing** Time slot x to disable Time slot x to enable DCX = 1 #### **HDLC Interface** | | | Limit Values | | | Test Conditions | |--------------------|-----------------|--------------|--|------|-----------------| | Parameter | Symbol | min. max. | | Unit | | | Receive Timing | | | | | | | Receive data setup | t <sub>DS</sub> | 40 | | ns | | | Receive data hold | t <sub>DH</sub> | 10 | | ns | | #### **Transmit Timing** | Transmit data delay | t <sub>TD</sub> | 40 | 100 | ns | C <sub>L</sub> = 200 pF | |------------------------|-------------------|----|-----|----|--------------------------| | Data float on TS EXIT | t <sub>HZX</sub> | 35 | 80 | ns | $C_{L} = 200 \text{ pF}$ | | Time slot x to enable | t <sub>SON</sub> | 40 | 95 | ns | $C_{L} = 150 \text{ pF}$ | | Time slot x to disable | t <sub>SOFF</sub> | 35 | 90 | ns | $C_{L} = 150 \text{ pF}$ | ## **Receive Timing** #### Transmit Timing #### **AC Testing Input, Output Waveform** #### **AC Testing Load Circuit** AC testing: inputs are driven at 2.4 V for a logic "1" and at 0.45 V for a logic "0". Timing measurements are made at 2.0 V for a logic "1" and at 0.8 V for a logic "0".