# 

## XCR22LV10: 3V Zero Power, TotalCMOS, Universal PLD Device

DS047 (v1.1) February 10, 2000

Product Specification

## Features

- Industry's first TotalCMOS<sup>™</sup> SPLD both CMOS design and process technologies
- Fast Zero Power (FZP™) design technique provides ultra-low power and high speed
  - Static current of less than 45 μA
  - Dynamic current substantially below that of competing devices
  - Pin-to-pin delay of only 10 ns
- True Zero Power device with no turbo bits or power down schemes
- Function/JEDEC map compatible with Bipolar, UVCMOS, EECMOS 22V10s
- Multiple packaging options featuring PCB-friendly flow-through pinouts (SOL and TSSOP)
  - 24-pin TSOIC-uses 93% less in-system space than a 28-pin PLCC
  - 24-pin SOIC
  - 28-pin PLCC with standard JEDEC pinout
- Available in commercial and industrial operating ranges
- Supports mixed voltage systems—5V tolerant I/Os
- Advanced 0.5µ E<sup>2</sup>CMOS process
- 1000 erase/program cycles guaranteed
- 20 years data retention guaranteed
- Varied product term distribution with up to 16 product terms per output for complex functions
- Programmable output polarity
- · Synchronous preset/asynchronous reset capability
- Security bit prevents unauthorized access
- Electronic signature for identification
- Design entry and verification using industry standard CAE tools
- Reprogrammable using industry standard device programmers

## Description

The XCR22LV10 is the first SPLD to combine high performance with low power, without the need for "turbo bits" or other power down schemes. To achieve this, Xilinx has used their FZP design technique, which replaces conventional sense amplifier methods for implementing product terms (a technique that has been used in PLDs since the bipolar era) with a cascaded chain of pure CMOS gates. This results in the combination of low power and high speed that has previously been unattainable in the PLD arena. For 5V operation, Xilinx offers the XCR22V10 that offers high speed and low power in a 5V implementation.

The XCR22LV10 uses the familiar AND/OR logic array structure, which allows direct implementation of sum-of-products equations. This device has a programmable AND array which drives a fixed OR array. The OR sum of products feeds an "Output Macro Cell" (OMC), which can be individually configured as a dedicated input, a combinatorial output, or a registered output with internal feedback.

## **Functional Description**

The XCR22LV10 implements logic functions as sum-of-products expressions in a programmable-AND/fixed-OR logic array. User-defined functions are created by programming the connections of input signals into the array. User-configurable output structures in the form of I/O macrocells further increase logic flexibility (Figure 1).



Figure 1: XCR22LV10 Logic Diagram

#### **Architecture Overview**

The XCR22LV10 architecture is illustrated in Figure. Twelve dedicated inputs and ten I/Os provide up to 22 inputs and ten outputs for creation of logic functions. At the core of the device is a programmable electrically-erasable AND array which drives a fixed-OR array. With this structure, the XCR22LV10 can implement up to ten sum-of-products logic expressions.

Associated with each of the ten OR functions is an I/O macrocell which can be independently programmed to one of four different configurations. The programmable macrocells allow each I/O to create sequential or combinatorial logic functions with either active High or active Low polarity.

#### **AND/OR Logic Array**

The programmable AND array of the XCR22LV10 (shown in the Logic Diagram, Figure 1) is formed by input lines intersecting product terms. The input lines and product terms are used as follows:

#### 44 input lines:

 24 input lines carry the True and Complement of the signals applied to the 12 input pins

**∑**XILINX<sup>®</sup>

- 20 additional lines carry the True and Complement values of feedback or input signals from the ten I/Os
- 132 product terms:
- 120 product terms (arranged in two groups of 8, 10, 12, 14, and 16) used to form logical sums
- Ten output enable terms (one for each I/O)
- One global synchronous preset product term
- One global asynchronous clear product term

At each input-line/product-term intersection there is an EEPROM memory cell which determines whether or not there is a logical connection at that intersection. Each product term is essentially a 44-input AND gate. A product term which is connected to both the True and Complement of an input signal will always be FALSE, and thus will not affect the OR function that it drives. When all the connections on a product term are opened, a Don't Care state exists and that term will always be TRUE.



#### Figure 2: Functional Diagram

#### Variable Product Term Distribution

The XCR22LV10 provides 120 product terms to drive the ten OR functions. These product terms are distributed among the outputs in groups of 8, 10, 12, 14, and 16 to form logical sums (see Logic Diagram). This distribution allows optimum use of device resources.

#### Programmable I/O Macrocell

The output macrocell provides complete control over the architecture of each output. the ability to configure each output independently permits users to tailor the configura-

tion of the XCR22LV10 to the precise requirements of their designs.

#### Macrocell Architecture

Each I/O macrocell, as shown in Figure 3 consists of a D-type flip-flop and two signal-select multiplexers. The configuration of each macrocell of the XCR22LV10 is determined by the two EEPROM bits controlling these multiplexers. These bits determine output polarity, and output type (registered or non-registered). Equivalent circuits for the macrocell configurations are illustrated in Figure 4.



| S <sub>1</sub> | S <sub>0</sub> | OUTPUT CONFIGURATION                      |
|----------------|----------------|-------------------------------------------|
| 0              | 0              | Registered/Active-LOW/Macrocell feedback  |
| 0              | 1              | Registered/Active-HIGH/Macrocell feedback |
| 1              | 0              | Combinatorial/Active-LOW/Pin feedback     |
| 1              | 1              | Combinatorial/Active-HIGH/Pin feedback    |

0 = Unprogrammed fuse 1 = Programmed fuse

SP00484





a. Registered/Active-LOW



b. Registered/Active-HIGH





c. Combinatorial/Active-LOW



d. Combinatorial/Active-HIGH

SP00376

#### **Output Type**

The signal from the OR array can be fed directly to the output pin (combinatorial function) or latched in the D-type flip-flop (registered function). The D-type flip-flop latches data on the rising edge of the clock and is controlled by the global preset and clear terms. When the synchronous preset term is satisfied, the Q output of the register will be set High at the next rising edge of the clock input. Satisfying the asynchronous clear term will set Q LOW, regardless of the clock state. If both terms are satisfied simultaneously, the clear will override the preset.

#### **Program/Erase Cycles**

The XCR22LV10 is 100% testable, erases/programs in seconds, and guarantees 1000 program/erase erase cycles.

#### **Output Polarity**

Each macrocell can be configured to implement active High or active Low logic. Programmable polarity eliminates the need for external inverters.

#### **Output Enable**

The output of each I/O macrocell can be enabled or disabled under the control of its associated programmable output enable product term. When the logical conditions programmed on the output enable term are satisfied, the output signal is propagated to the I/O pin. Otherwise, the output buffer is driven into the high-impedance state.

Under the control of the output enable term, the I/O pin can function as a dedicated input, a dedicated output, or a bidirectional I/O. Opening every connection on the output enable term will permanently enable the output buffer and yield a dedicated output. Conversely, if every connection is intact, the enable term will always be logically FALSE and the I/O will function as a dedicated input.

#### **Register Feedback Select**

When the I/O macrocell is configured to implement a registered function (S1=0) (Figure 4a or Figure 4b), the feedback signal to the AND array is taken from the Q output.

#### **Bi-directional I/O Select**

When configuring an I/O macrocell to implement a combinatorial function (S1=1) (Figure 4c or Figure 4d), the feedback signal is taken from the I/O pin. In this case, the pin

can be used as a dedicated input, a dedicated output, or a bi-directional  $\ensuremath{\text{I/O}}$  .

#### **Power-On Reset**

To ease system initialization, all flip-flops will power-up to a reset condition and the Q output will be low. The actual output of the XCR22LV10 will depend on the programmed output polarity. The V<sub>CC</sub> rise must be monotonic.

#### **Design Security**

The XCR22LV10 provides a special EEPROM security bit that prevents unauthorized reading or copying of designs programmed into the device. The security bit is set by the PLD programmer, either at the conclusion of the programming cycle or as a separate step, after the device has been programmed. Once the security bit is set, it is impossible to verify (read) or program the XCR22LV10 until the entire device has first been erased with the bulk-erase function.

## TotalCMOS Design Technique for Fast Zero Power

Xilinx is the first to offer a TotalCMOS SPLD, both in process technology and design technique. Xilinx employs a cascade of CMOS gates to implement its Sum of Products instead of the traditional sense amp approach. This CMOS gate implementation allows Xilinx to offer SPLDs which are both high performance and low power, breaking the paradigm that to have low power, you must accept low performance. Refer to Figure 5 and Table 1 showing the I<sub>CC</sub> vs. Frequency of our XCR22LV10 TotalCMOS SPLD.

Table 1: Typical I<sub>CC</sub> vs. Frequency @ V<sub>CC</sub> = 3.3V, 25°C

| Frequency (MHz) | Tupical I <sub>CC</sub> (mA) |
|-----------------|------------------------------|
| 1               | 0.2                          |
| 10              | 1.5                          |
| 20              | 3.0                          |
| 30              | 4.5                          |
| 40              | 6.0                          |
| 50              | 7.4                          |
| 60              | 8.9                          |
| 70              | 10.4                         |
| 80              | 11.8                         |
| 90              | 13.2                         |
| 100             | 14.5                         |
| 110             | 15.8                         |
| 120             | 17.0                         |
| 130             | 18.2                         |



Figure 5: Typical I<sub>CC</sub> vs. Frequency @ V<sub>CC</sub> = 3.3V, 25°C (10-bit counter)

## Absolute Maximum Ratings<sup>1</sup>

| Symbol           | Parameter                                 | Min. | Max.             | Unit |  |
|------------------|-------------------------------------------|------|------------------|------|--|
| V <sub>CC</sub>  | Supply voltage                            | -0.5 | 4.6              | V    |  |
| VI               | Input voltage                             | -0.5 | 5.5 <sup>2</sup> | V    |  |
| V <sub>OUT</sub> | Output voltage                            | -0.5 | 5.5 <sup>2</sup> | V    |  |
| I <sub>IN</sub>  | Input current                             | -30  | 30               | mA   |  |
| I <sub>OUT</sub> | Output current                            |      | 100              | mA   |  |
| T <sub>R</sub>   | Allowale thermal rise ambient to junction |      | 75               | °C   |  |
| Т <sub>Ј</sub>   | Maximum junction temperature              |      | 150              | °C   |  |
| T <sub>STG</sub> | Storage temperature                       | -65  | 150              | °C   |  |

Notes:

Stresses above those listed may cause malfunction or permanent damage to the device. This is a stress rating only. Functional operation at these or any other condition above those indicated in the operational and programming specification is not implied.
 Except F7, where max = V<sub>CC</sub> + 0.5V.

## **Operating Range**

| Product Grade | Temperature  | Voltage    |
|---------------|--------------|------------|
| Commercial    | 0 to +70°C   | 3.3V ± 10% |
| Industrial    | −40 to +85°C | 3.3V ± 10% |

## **DC Electrical Characteristics For Commercial Grade Devices**

Commercial:  $0^{\circ}C \le T_{AMB} \le +70^{\circ}C$ ;  $3.03.6V \le V_{CC} \le 3.6V$ 

| Symbol                        | Parameter                       | Test Conditions                                    | Min. | Тур. | Max. | Unit |
|-------------------------------|---------------------------------|----------------------------------------------------|------|------|------|------|
| V <sub>IL</sub>               | Input voltage Low               | $V_{CC} = 3.0V$                                    |      |      | 0.8  | V    |
| V <sub>IH</sub>               | Input voltage High              | $V_{CC} = 3.6V$                                    | 2    |      |      | V    |
| VI                            | Input clamp voltage             | $V_{CC} = 3.0V, I_{IN} = -18 \text{ mA}$           |      |      | -1.2 | V    |
| V <sub>OL</sub>               | Output voltage Low              | V <sub>CC</sub> = 3.0V, I <sub>OL</sub> = 8 mA     |      |      | 0.5  | V    |
| V <sub>OH</sub>               | Output voltage High             | V <sub>CC</sub> = 3.0V, I <sub>OH</sub> = -4 mA    | 2.4  |      |      | V    |
| l <sub>l</sub>                | Input leakage current           | $V_{IN} = 0V$ to $V_{CC}$                          | -10  |      | 10   | μΑ   |
|                               |                                 | $V_{IN} = V_{CC}$ to 5.5V <sup>2</sup>             | -10  |      | 10   |      |
| I <sub>OZL</sub>              | 3-stated output leakage current | $V_{IN} = 0V$ to $V_{CC}$                          | -10  |      | 10   | μΑ   |
|                               |                                 | $V_{IN} = V_{CC}$ to 5.5V <sup>2</sup>             | -10  |      | 10   |      |
| I <sub>CCQ</sub>              | Standby current                 | $V_{CC} = 3.6V, T_{AMB} = 0^{\circ}C$              |      | 25   | 45   | μΑ   |
| I <sub>CCD</sub> <sup>1</sup> | Dynamic current                 | $V_{CC} = 3.6V$ , $T_{AMB} = 0^{\circ}C$ at 1 MHz  |      | 0.5  | 2    | mA   |
|                               |                                 | $V_{CC} = 3.6V$ , $T_{AMB} = 0^{\circ}C$ at 50 MHz |      | 10   | 15   | mA   |
| l <sub>OS</sub>               | Short circuit output current    | One pin at a time for no longer than 1             | -15  |      | -100 | mA   |
|                               |                                 | second                                             |      |      |      |      |
| CIN                           | Input pin capacitance           | $T_{AMB} = 25^{\circ}C, f = 1 MHz$                 |      |      | 8    | pF   |
| C <sub>CLK</sub>              | Clock input capacitance         | $T_{AMB} = 25^{\circ}C, f = 1 MHz$                 | 5    |      | 12   | pF   |
| C <sub>I/O</sub>              | I/O pin capacitance             | $T_{AMB} = 25^{\circ}C$ , f = 1 MHz                |      |      | 10   | pF   |

Notes:

This parameter measured with a 10-bit, with all outputs enabled and unloaded. Inputs are tied to V<sub>CC</sub> or ground. This
parameter is not 100% tested, but is calculated at initial characterization and at any time the design is modified where
current may be affected.

2. Does not apply to F7.

## **AC Electrical Characteristics For Commercial Grade Devices**

Commercial:  $0^{\circ}C \le T_{AMB} \le +70^{\circ}C$ ;  $3.0V \le V_{CC} \le 3.6V$ 

| Symbol            | Parameter                                                                      | -   | В    | -D   |      | Unit |
|-------------------|--------------------------------------------------------------------------------|-----|------|------|------|------|
| Symbol            | Falallielei                                                                    |     | Max. | Min. | Max. | Unit |
| t <sub>PD</sub>   | Propagation delay time, input or feedback to non-registered output             |     | 15   |      | 10   | ns   |
| t <sub>SU</sub>   | Setup time from input, feedback or SP to Clock                                 | 4.5 |      | 3.5  |      | ns   |
| t <sub>CO</sub>   | Clock to output                                                                |     | 10   |      | 9    | ns   |
| t <sub>CF</sub>   | Clock to feedback <sup>1</sup>                                                 |     | 6    |      | 4.5  | ns   |
| t <sub>H</sub>    | Holt time                                                                      |     | 0    |      | 0    | ns   |
| t <sub>AR</sub>   | Asynchronous Reset to registered output                                        |     | 17   |      | 17   | ns   |
| t <sub>ARW</sub>  | Asynchronous Reset width                                                       | 5   |      | 5    |      | ns   |
| t <sub>ARR</sub>  | Asynchronous Reset recovery time                                               |     | 6    |      | 6    | ns   |
| t <sub>SPF</sub>  | Synchronou Preset recovery time                                                |     | 6    |      | 6    | ns   |
| t <sub>WL</sub>   | Width of Clock Low                                                             |     |      | 3    |      | μs   |
| t <sub>WH</sub>   | Width of Clock High                                                            | 3   |      | 3    |      | μs   |
| t <sub>R</sub>    | Input rise time                                                                |     | 20   |      | 20   | ns   |
| t <sub>F</sub>    | Input fall time                                                                |     | 20   |      | 20   | ns   |
| f <sub>MAX1</sub> | Maximum FF toggle rate <sup>2</sup> (1/t <sub>SU</sub> + t <sub>CF</sub> )     | 95  |      | 125  |      | MHz  |
| f <sub>MAX2</sub> | Maximum internal frequency <sup>1</sup> (1/t <sub>SU</sub> + t <sub>CO</sub> ) | 69  |      | 80   |      | MHz  |
| f <sub>MAX3</sub> | Maximum external frequency <sup>1</sup> (1/t <sub>WL</sub> + t <sub>WH</sub> ) | 167 |      | 167  |      | MHz  |
| t <sub>EA</sub>   | Input to output enable                                                         |     | 9    |      | 9    | ns   |
| t <sub>ER</sub>   | Input to output disable                                                        |     | 9    |      | 9    | ns   |
| Capacita          | nce                                                                            |     |      |      |      |      |
| CIN               | Input pin capacitance                                                          |     | 10   |      | 10   | pF   |
| C <sub>OUT</sub>  | Output capacitance                                                             |     | 10   |      | 10   | pF   |

Notes:

1. This parameter is not 100% tested, but is calculated at initial characterization and at any time the design is modified where current may be affected.

 This parameter measured with a 10-bit, with all outputs enabled and unloaded. Inputs are tied to V<sub>CC</sub> or ground. This parameter is not 100% tested, but is calculated at initial characterization and at any time the design is modified where current may be affected.

## **DC Electrical Characteristics For Industrial Grade Devices**

Industrial: –40°C  $\leq$   $T_{AMB}$   $\leq$  +85°C; 3.0V  $\leq$   $V_{CC}$   $\leq$  3.6V

| Symbol                        | Parameter                       | Test Conditions                                      | Min. | Тур. | Max. | Unit |
|-------------------------------|---------------------------------|------------------------------------------------------|------|------|------|------|
| V <sub>IL</sub>               | Input voltage Low               | $V_{CC} = 3.0V$                                      |      |      | 0.8  | V    |
| V <sub>IH</sub>               | Input voltage High              | $V_{CC} = 3.6V$                                      | 2    |      |      | V    |
| VI                            | Input clamp voltage             | $V_{CC} = 3.0V, I_{IN} = -18 \text{ mA}$             |      |      | -1.2 | V    |
| V <sub>OL</sub>               | Output voltage Low              | V <sub>CC</sub> = 3.0V, I <sub>OL</sub> = 8 mA       |      |      | 0.5  | V    |
| V <sub>OH</sub>               | Output voltage High             | $V_{CC} = 3.0V, I_{OH} = -4 \text{ mA}$              | 2.4  |      |      | V    |
| l <sub>l</sub>                | Input leakage current           | $V_{IN} = 0V$ to $V_{CC}$                            | -10  |      | 10   | μA   |
|                               |                                 | $V_{IN} = V_{CC}$ to 5.5V <sup>2</sup>               | -10  |      | 10   |      |
| I <sub>OZL</sub>              | 3-stated output leakage current | $V_{IN} = 0V$ to $V_{CC}$                            | -10  |      | 10   | μA   |
|                               |                                 | $V_{IN} = V_{CC}$ to 5.5V <sup>2</sup>               | -10  |      | 10   |      |
| I <sub>CCQ</sub>              | Standby current                 | $V_{CC} = 3.6V, T_{AMB} = -40^{\circ}C$              |      | 30   | 45   | μA   |
| I <sub>CCD</sub> <sup>1</sup> | Dynamic current                 | $V_{CC} = 3.6V$ , $T_{AMB} = -40^{\circ}C$ at 1 MHz  |      | 0.5  | 3    | mA   |
|                               |                                 | $V_{CC} = 3.6V$ , $T_{AMB} = -40^{\circ}C$ at 50 MHz |      | 10   | 20   | mA   |
| I <sub>OS</sub>               | Short circuit output current    | One pin at a time for no longer than 1               | -15  |      | -100 | mA   |
|                               |                                 | second                                               |      |      |      |      |
| C <sub>IN</sub>               | Input pin capacitance           | $T_{AMB} = 25^{\circ}C, f = 1 MHz$                   |      |      | 8    | pF   |
| C <sub>CLK</sub>              | Clock input capacitance         | $T_{AMB} = 25^{\circ}C$ , f = 1 MHz                  | 5    |      | 12   | pF   |
| C <sub>I/O</sub>              | I/O pin capacitance             | $T_{AMB} = 25^{\circ}C$ , f = 1 MHz                  |      |      | 10   | pF   |

Notes:

This parameter measured with a 10-bit, with all outputs enabled and unloaded. Inputs are tied to V<sub>CC</sub> or ground. This
parameter is not 100% tested, but is calculated at initial characterization and at any time the design is modified where
current may be affected.

2. Does not apply to F7.

## **AC Electrical Characteristics For Industrial Grade Devices**

Industrial: -40°C  $\leq$   $T_{AMB}$   $\leq$  +85°C; 3.0V  $\leq$   $V_{CC}$   $\leq$  3.6V

| Symbol            | Parameter                                                                      |      |      |      |  |
|-------------------|--------------------------------------------------------------------------------|------|------|------|--|
| Symbol            | Parameter                                                                      | Min. | Max. | Unit |  |
| t <sub>PD</sub>   | Propagation delay time, input or feedback to non-registered output             |      | 15   | ns   |  |
| t <sub>SU</sub>   | Setup time from input, feedback or SP to Clock                                 | 5    |      | ns   |  |
| t <sub>CO</sub>   | Clock to output                                                                |      | 10.5 | ns   |  |
| t <sub>CF</sub>   | Clock to feedback <sup>1</sup>                                                 |      | 6    | ns   |  |
| t <sub>H</sub>    | Holt time                                                                      |      | 0    | ns   |  |
| t <sub>AR</sub>   | Asynchronous Reset to registered output                                        |      | 17   | ns   |  |
| t <sub>ARW</sub>  | Asynchronous Reset width                                                       | 5    |      | ns   |  |
| t <sub>ARR</sub>  | Asynchronous Reset recovery time                                               |      | 6    | ns   |  |
| t <sub>SPF</sub>  | Synchronou Preset recovery time                                                |      | 6    | ns   |  |
| t <sub>WL</sub>   | Width of Clock Low                                                             |      |      | μs   |  |
| t <sub>WH</sub>   | Width of Clock High                                                            | 3    |      | μs   |  |
| t <sub>R</sub>    | Input rise time                                                                |      | 20   | ns   |  |
| t <sub>F</sub>    | Input fall time                                                                |      | 20   | ns   |  |
| f <sub>MAX1</sub> | Maximum FF toggle rate <sup>2</sup> (1/t <sub>SU</sub> + t <sub>CF</sub> )     | 91   |      | MHz  |  |
| f <sub>MAX2</sub> | Maximum internal frequency <sup>1</sup> (1/t <sub>SU</sub> + t <sub>CO</sub> ) | 65   |      | MHz  |  |
| f <sub>MAX3</sub> | Maximum external frequency <sup>1</sup> (1/t <sub>WL</sub> + t <sub>WH</sub> ) | 167  |      | MHz  |  |
| t <sub>EA</sub>   | Input to output enable                                                         |      | 11   | ns   |  |
| t <sub>ER</sub>   | Input to output disable                                                        |      | 11   | ns   |  |
| Capacita          | nce                                                                            | •    | •    | -    |  |
| C <sub>IN</sub>   | Input pin capacitance                                                          |      | 10   | pF   |  |
| C <sub>OUT</sub>  | Output capacitance                                                             |      | 12   | pF   |  |

Notes:

1. This parameter is not 100% tested, but is calculated at initial characterization and at any time the design is modified where current may be affected.

2. This parameter measured with a 10-bit, with all outputs enabled and unloaded. Inputs are tied to V<sub>CC</sub> or ground. This parameter is not 100% tested, but is calculated at initial characterization and at any time the design is modified where current may be affected.

## **Test Load Circuit**



## **Thevenin Equivalent**



## **Voltage Waveform**



MEASUREMENTS: All circuit delays are measured at the +1.5V level of inputs and outputs, unless otherwise specified.

Input Pulses

SP00368

## **Switching Waveforms**





## **Pin Configurations**

#### 28-pin PLCC



#### **Pin Descriptions**

| Pin Label       | Description                  |  |  |
|-----------------|------------------------------|--|--|
| 11-111          | Dedicated input              |  |  |
| NC              | Not Connected                |  |  |
| F0-F9           | Macrocell Input/Output       |  |  |
| I0/CLK          | Dedicated Input/Clock Output |  |  |
| V <sub>CC</sub> | Supply Voltage               |  |  |
| GND             | Ground                       |  |  |

## 24-pin SOIC and 24-pin TSOIC



### **Ordering Information**



#### **Speed Options**

- -15: 15 ns pin-to-pin delay
- -10: 10 ns pin-to-pin delay

#### **Temperature Range**

C = Commercial,  $T_A = 0^{\circ}C$  to +70°C I = Industrial,  $T_A = -40^{\circ}C$  to +85°C

#### **Packaging Options**

SO24: 24-pin SOIC VO24: 24-pin TSOIC PC28: 28-pin PLCC

## **Component Availability**

| Pins      |     | 2            | 24                | 28           |
|-----------|-----|--------------|-------------------|--------------|
| Туре      |     | Plastic SOIC | Plastic Thin SOIC | Plastic PLCC |
| Code      |     | SO24         | VO24              | PC28         |
| XCR22LV10 | -15 |              | C, I              | C, I         |
|           | -10 |              | С                 | С            |

## **Revision History**

| Date    | Version # | Revision                 |
|---------|-----------|--------------------------|
| 8/4/99  | 1.0       | Initial Xilinx release.  |
| 2/10/00 | 1.1       | Convert to Xilinx Format |