# **ASSP** # **Dual Serial Input PLL Frequency Synthesizer** # **MB15F73UL** #### ■ DESCRIPTION The Fujitsu MB15F73UL is a serial input Phase Locked Loop (PLL) frequency synthesizer with a 2250 MHz and a 600 MHz prescalers. A 64/65 or a 128/129 for the 2250 MHz prescaler, and a 8/9 or a 16/17 for the 600 MHz prescaler can be selected for the prescaler that enables pulse swallow operation. The BiCMOS process is used, as a result a supply current is typically 3.2 mA at 2.7 V. The supply voltage range is from 2.4 V to 3.6 V. A refined charge pump supplies well-balanced output current with 1.5 mA and 6 mA selectable by serial date. The data format is the same as the previous one MB15F03SL, MB15F73SP. Fast locking is achieved for adopting the new circuit. The new package (BCC20) decreases a mount area of MB15F73UL more than 30% comparing with the former BCC16 (for dual PLL) . MB15F73UL is ideally suited for wireless mobile communications, such as GSM and PCS. #### ■ FEATURES High frequency operation : RF synthesizer : 2250 MHz Max. : IF synthesizer : 600 MHz Max. • Low power supply voltage : Vcc = 2.4 to 3.6 V• Ultra low power supply current : Icc = 3.2 mA Typ. $(Vcc = Vp = 2.7 \text{ V}, Ta = +25 ^{\circ}C, SW_{IF} = SW_{RF} = 0 \text{ in IF/RF locking state})$ (Continued) #### ■ PACKAGES #### (Continued) • Direct power saving function : Power supply current in power saving mode Typ. $$0.1 \mu A \text{ (Vcc} = Vp = 2.7 \text{ V, Ta} = +25 \text{ °C)}$$ Max. $$10 \,\mu\text{A} \,(\text{Vcc} = \text{Vp} = 2.7 \,\text{V})$$ - Software selectable charge pump current : 1.5 mA/6.0 mA Typ. - Dual modulus prescaler: 2250 MHz prescaler (64/65 or128/129) /600 MHz prescaler (8/9 or 16/17) - 23 bit shift register - Serial input binary 14-bit programmable reference divider : R = 3 to 16,383 - Serial input programmable divider consisting of: - Binary 7-bit swallow counter: 0 to 127 - Binary 11-bit programmable counter: 3 to 2,047 - · Built-in high-speed tuning, low-noise phase comparator, current-switching type constant current circuit - On-chip phase control for phase comparator - On-chip phase comparator for fast lock and low noise - · Built-in digital locking detector circuit to detect PLL locking and unlocking - Operating temperature : Ta = -40 °C to +85 °C - Serial data format compatible with MB15F02SL #### **■ PIN ASSIGNMENTS** ## ■ PIN DESCRIPTION | Pin r | Pin no. | | 1/0 | Descriptions | |-------|---------|-------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TSSOP | всс | Pin<br>name | I/O | Descriptions | | 1 | 19 | OSCIN | I | The programmable reference divider input pin. TCXO should be connected with an AC coupling capacitor. | | 2 | 20 | GND | | Ground pin for OSC input buffer and the shift register circuit. | | 3 | 1 | finıғ | - | Prescaler input pin for the IF-PLL. Connection to an external VCO should be AC coupling. | | 4 | 2 | XfinıF | I | Prescaler complimentary input for the IF-PLL section. This pin should be grounded via a capacitor. | | 5 | 3 | GND <sub>IF</sub> | | Ground pin for the IF-PLL section. | | 6 | 4 | Vccif | | Power supply voltage input pin for the IF-PLL section (except for the charge pump circuit), the shift register and the oscillator input buffer. | | 7 | 5 | PSIF | I | Power saving mode control pin for the IF-PLL section. This pin must be set at "L" when the power supply is started up. (Open is prohibited.) PS <sub>IF</sub> = "H"; Normal mode/PS <sub>IF</sub> = "L"; Power saving mode | | 8 | 6 | VpiF | | Power supply voltage input pin for the IF-PLL charge pump. | | 9 | 7 | Doif | 0 | Charge pump output for the IF-PLL section. | | 10 | 8 | LD/fout | 0 | Lock detect signal output (LD) /phase comparator monitoring output (fout) pin. The output signal is selected by LDS bit in a serial data. LDS bit = "H"; outputs fout signal/LDS bit = "L"; outputs LD signal | | 11 | 9 | Dorf | 0 | Charge pump output for the RF-PLL section. | | 12 | 10 | Vprf | _ | Power supply voltage input pin for the RF-PLL charge pump. | | 13 | 11 | PSRF | ı | Power saving mode control for the RF-PLL section. This pin must be set at "L" when the power supply is started up. (Open is prohibited. ) $PS_RF = "H" \; ; \; Normal \; mode/PS_RF = "L" \; ; \; Power \; saving \; mode$ | | 14 | 12 | Vccrf | | Power supply voltage input pin for the RF-PLL section (except for the charge pump circuit) | | 15 | 13 | GNDRF | _ | Ground pin for the RF-PLL section | | 16 | 14 | Xfinrf | I | Prescaler complimentary input pin for the RF-PLL section. This pin should be grounded via a capacitor. | | 17 | 15 | fin <sub>RF</sub> | _ | Prescaler input pin for the RF-PLL. Connection to an external VCO should be via AC coupling. | | 18 | 16 | LE | I | Load enable signal input pin (with the schmitt trigger circuit) When LE is set "H", data in the shift register is transferred to the corresponding latch according to the control bit in a serial data. | | 19 | 17 | Data | ı | Serial data input pin (with the schmitt trigger circuit) Data is transferred to the corresponding latch (IF-ref. counter, IF-prog. counter, RF-ref. counter, RF-prog. counter) according to the control bit in a serial data. | | 20 | 18 | Clock | ı | Clock input pin for the 23-bit shift register (with the schmitt trigger circuit) One bit data is shifted into the shift register on a rising edge of the clock. | #### **■ BLOCK DIAGRAM** #### ■ ABSOLUTE MAXIMUM RATINGS | Paramete | )r | Symbol | Ra | ting | Unit | |----------------------|------------|-----------------|------|-----------|------| | Paramet | <b>#</b> 1 | Symbol | Min. | Max. | Onit | | Power cupply voltage | | Vcc | -0.5 | 4.0 | V | | Power supply voltage | | Vp | Vcc | 4.0 | V | | Input voltage | | Vı | -0.5 | Vcc + 0.5 | V | | Output voltage | LD/fout | Vo | GND | Vcc | V | | Output voltage | Doif, Dorf | V <sub>DO</sub> | GND | Vp | V | | Storage temperature | | Tstg | -55 | +125 | °C | WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings. #### ■ RECOMMENDED OPERATING CONDITIONS | Parameter | Symbol | | Value | | Unit | Remarks | | |-----------------------|--------|------|-------|------|------|---------------|--| | Parameter | Symbol | Min. | Тур. | Max. | Onit | | | | Dower cumply voltage | Vcc | 2.4 | 2.7 | 3.6 | V | Vccrf = Vccif | | | Power supply voltage | Vp | Vcc | 2.7 | 3.6 | V | | | | Input voltage | Vı | GND | _ | Vcc | V | | | | Operating temperature | Та | -40 | _ | +85 | °C | | | Note: • Vccre, Vpre, Vccie and Vpie must supply equal voltage. Even if either RF-PLL or IF-PLL is not used, power must be supplied to Vccre, Vpre, Vccre and Vpre to keep them equal. It is recommended that the non-use PLL is controlled by power saving function. - Although this device contains an anti-static element to prevent electrostatic breakdown and the circuitry has been improved in electrostatic protection, observe the following precautions when handling the device. - When storing and transporting the device, put it in a conductive case. - Before handling the device, confirm the (jigs and) tools to be used have been uncharged (grounded) as well as yourself. Use a conductive sheet on working bench. - Before fitting the device into or removing it from the socket, turn the power supply off. - When handling (such as transporting) the device mounted board, protect the leads with a conductive sheet. WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges. > Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure. > No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand. ## **■ ELECTRICAL CHARACTERISTICS** $(Vcc = 2.4 \text{ V to } 3.6 \text{ V}, \text{ Ta} = -40 \,^{\circ}\text{C to } +85 \,^{\circ}\text{C})$ | Doromotor | | Cymbal | Condition | | Value | | l lmi4 | |-------------------------------|----------------------|--------------------|------------------------------------------------------------------------------------|------------------|--------|------------------|------------------| | Parameter | | Symbol | Condition | Min. | Тур. | Max. | Unit | | Dower cumply current | | Iccif *1 | finif = 480 MHz<br>Vccif = Vpif = 2.7 V | 0.8 | 1.2 | 1.7 | mA | | Power supply current | | CCRF *1 | finrf = 2000 MHz<br>Vccrf = Vprf = 2.7 V | 1.3 | 2.0 | 2.8 | mA | | Dower soving ourrent | | PSIF | PS <sub>IF</sub> = PS <sub>RF</sub> = "L" | _ | 0.1 *2 | 10 | μΑ | | Power saving current | | <b>I</b> PSRF | PS <sub>IF</sub> = PS <sub>RF</sub> = "L" | _ | 0.1 *2 | 10 | μΑ | | | fin <sub>IF</sub> *3 | fin⊫ | IF PLL | 50 | _ | 600 | MHz | | Operating frequency | fin <sub>RF</sub> *3 | fin <sub>RF</sub> | RF PLL | 200 | | 2250 | MHz | | | OSCIN | fosc | _ | 3 | _ | 40 | MHz | | Input sensitivity | finıF | Pfin⊫ | IF PLL, 50 Ω system | -15 | | +2 | dBm | | input sensitivity | finrf | Pfinre | RF PLL, 50 Ω system | -15 | _ | +2 | dBm | | Input available voltage | OSCIN | Vosc | _ | 0.5 | _ | Vcc | V <sub>P</sub> P | | "H" level input voltage | Data<br>LE | VIH | Schmitt triger input | 0.7 Vcc<br>+ 0.4 | _ | _ | V | | "L" level input voltage | Clock | VIL | Schmitt triger input | _ | _ | 0.3 Vcc<br>- 0.4 | ٧ | | "H" level input voltage | PSIF | ViH | _ | 0.7 Vcc | _ | _ | V | | "L" level input voltage | PS <sub>RF</sub> | VIL | _ | _ | _ | 0.3 Vcc | V | | "H" level input current | Data<br>LE | I <sub>IH</sub> *4 | _ | -1.0 | _ | +1.0 | μΑ | | "L" level input current | Clock<br>PS | Iı∟* <sup>4</sup> | _ | -1.0 | _ | +1.0 | μΑ | | "H" level input current | OSCIN | Іін | _ | 0 | _ | +100 | μΑ | | "L" level input current | OSCIN | I <sub>IL</sub> *4 | _ | -100 | _ | 0 | μΑ | | "H" level output voltage | LD/ | Vон | Vcc = Vp = 2.7 V, IoH = -1 mA | Vcc - 0.4 | _ | _ | V | | "L" level output voltage | fout | Vol | Vcc = Vp = 2.7 V, IoL = 1 mA | _ | _ | 0.4 | V | | "H" level output voltage | Doif | V <sub>DOH</sub> | $V_{CC} = Vp = 2.7 \text{ V}, I_{DOH} = -0.5 \text{ mA}$ | Vp - 0.4 | _ | _ | V | | "L" level output voltage | Dorf | V <sub>DOL</sub> | Vcc = Vp = 2.7 V, Idol = 0.5 mA | | | 0.4 | V | | High impedance cutoff current | Doif<br>Dorf | loff | $V_{CC} = Vp = 2.7 \text{ V}$<br>$V_{OFF} = 0.5 \text{ V}$ to $Vp - 0.5 \text{ V}$ | | | 2.5 | nA | | "H" level output current | LD/ | <b>І</b> он *4 | Vcc = Vp = 2.7 V | _ | _ | -1.0 | mA | | "L" level output current | fout | lol | Vcc = Vp = 2.7 V | 1.0 | _ | _ | mA | (Continued) #### (Continued) $(Vcc = 2.4 \text{ V to } 3.6 \text{ V}, Ta = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C})$ | Paramete | r | Symbol | Condition | on | | | - Unit | | |------------------|--------------------|------------------|------------------------------------------------------------------------|--------------|------|------|--------|------| | rarameter | | Syllibol | Condition | UII | Min. | Тур. | Max. | Onit | | · · · | Doif *8 | <b>I</b> DOH *4 | $V_{CC} = V_p = 2.7 \text{ V},$<br>$V_{DOH} = V_p / 2,$ | CS bit = "H" | -8.2 | -6.0 | -4.1 | mA | | | Dorf | IDOH | Ta = +25 °C | CS bit = "L" | -2.2 | -1.5 | -0.8 | mA | | "L" level output | DOIF *8 | Idol | $Vcc = Vp = 2.7 V,$ $V_{DOL} = Vp / 2,$ $Ta = +25 °C$ | CS bit = "H" | 4.1 | 6.0 | 8.2 | mA | | current | Dorf | IDOL | | CS bit = "L" | 0.8 | 1.5 | 2.2 | mA | | | IDOL/IDOH | <b>I</b> DOMТ *5 | V <sub>DO</sub> = Vp / 2 | | | 3 | | % | | Charge pump | vs V <sub>DO</sub> | IDOVD *6 | $0.5 \text{ V} \le \text{V}_{\text{DO}} \le \text{Vp} - 0.5 \text{ V}$ | | | 10 | _ | % | | current rate | vs Ta | IDOTA *7 | $-40$ °C $\leq$ Ta $\leq$ 85 °C $V_{DO} = Vp / 2$ | , | _ | 5 | _ | % | <sup>\*1 :</sup> Conditions ; fosc = 12.8 MHz, Ta = $\pm$ 25 °C, SW = "L" in locking state. \*5 : $$Vcc = Vp = 2.7 \text{ V}$$ , $Ta = +25 \, ^{\circ}C \, (||I_3| - |I_4||) / [ (|I_3| + |I_4|) / 2] \times 100 \, (\%)$ <sup>\*8 :</sup> When Charge pump current is measured, set LDS = "L", T1 = "L" and T2 = "H". <sup>\*2 :</sup> $V_{CCIF} = V_{PIF} = V_{CCRF} = V_{PRF} = 2.7 \text{ V}$ , fosc = 12.8 MHz, Ta = +25 °C, in power saving mode. PS<sub>IF</sub> = PS<sub>RF</sub> = GND V<sub>IH</sub> = V<sub>CC</sub>, V<sub>IL</sub> = GND (at CLK, Data, LE) <sup>\*3 :</sup> AC coupling. 1000 pF capacitor is connected under the condition of Min. operating frequency. <sup>\*4:</sup> The symbol "-" (minus) means the direction of current flow. <sup>\*6 :</sup> Vcc = Vp = 2.7 V, $Ta = +25 \, ^{\circ}\text{C} \, \left[ \, \left( \left| \left| I_2 \right| - \left| I_1 \right| \right| \right) \, / \, 2 \right] / \, \left[ \, \left( \left| I_1 \right| + \left| I_2 \right| \right) \, / \, 2 \right] \times 100 \, \left( \% \right) \, \right]$ (Applied to both IDOL and IDOH) <sup>\*7 :</sup> Vcc = Vp = 2.7 V, [||IDO (+85 °C)| - |IDO (-40 °C)|| / 2] / [|IDO (+85 °C)| + |IDO (-40 °C)| / 2] × 100 (%) (Applied to both IDOL and IDOH) #### **■ FUNCTIONAL DESCRIPTION** #### 1. Pulse swallow function $f_{VCO} = [(P \times N) + A] \times f_{OSC} \div R$ fvco: Output frequency of external voltage controlled oscillator (VCO) P : Preset divide ratio of dual modulus prescaler (8 or 16 for IF-PLL, 64or 128 for RF-PLL) N : Preset divide ratio of binary 11-bit programmable counter (3 to 2,047) A : Preset divide ratio of binary 7-bit swallow counter ( $0 \le A \le 127$ , A < N) fosc: Reference oscillation frequency (OSCIN input frequency) R : Preset divide ratio of binary 14-bit programmable reference counter (3 to 16,383) #### 2. Serial Data Input The serial data is entered using three pins, Data pin, Clock pin, and LE pin. Programmable dividers of IF/RF-PLL sections, programmable reference dividers of IF/RF-PLL sections are controlled individually. The serial data of binary data is entered through Data pin. On rising edge of Clock, one bit of the serial data is transferred into the shift register. On a rising edge of load enable signal, the data stored in the shift register is transferred to one of latches depending upon the control bit data setting. | | The programmable reference counter for the IF-PLL | The programmable reference counter for the RF-PLL | The programmable counter and the swallow counter for the IF-PLL | The programmable counter and the swallow counter for the RF-PLL | | |-----|---------------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------|--| | CN1 | 0 | 1 | 0 | 1 | | | CN2 | 0 | 0 | 1 | 1 | | ## (1) Shift Register Configuration CS : Charge pump current select bit R1 to R14 : Divide ratio setting bits for the programmable reference counter (3 to 16,383) T1, 2 : LD/fout output setting bit CN1, 2 : Control bit X : Dummy bits (Set "0" or "1") Note: Data input with MSB first. #### (2) Data setting • Binary 14-bit Programmable Reference Counter Data Setting | Divide ratio | R14 | R13 | R12 | R11 | R10 | R9 | R8 | R7 | R6 | R5 | R4 | R3 | R2 | R1 | |--------------|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----| | 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | 16383 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Note: Divide ratio less than 3 is prohibited. Binary 11-bit Programmable Counter Data Setting | Divide ratio | N11 | N10 | N9 | N8 | N7 | N6 | N5 | N4 | N3 | N2 | N1 | |--------------|-----|-----|----|----|----|----|----|----|----|----|----| | 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | • | • | • | • | • | • | • | • | • | • | • | • | | | • | • | • | • | • | • | • | • | • | • | • | | 2047 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Note: Divide ratio less than 3 is prohibited • Binary 7-bit Swallow Counter Data Setting | Divide ratio | A7 | A6 | A5 | A4 | А3 | A2 | A1 | |--------------|----|----|----|----|----|----|----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | • | • | • | • | • | • | • | • | | • | • | • | • | • | • | • | • | | • | • | • | • | • | • | • | • | | 127 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ## • Prescaler Data Setting | Divide ratio | SW = "H" | SW = "L" | |-------------------------------|----------|----------| | Prescaler divide ratio IF-PLL | 8/9 | 16/17 | | Prescaler divide ratio RF-PLL | 64/65 | 128/129 | ## • Charge Pump Current Setting | Current value | CS | | | | | |---------------|----|--|--|--|--| | ±6.0 mA | 1 | | | | | | ±1.5 mA | 0 | | | | | ## • LD/fout output Selectable Bit Setting | LD/fout | pin state | LDS | T1 | T2 | |---------|------------------|-----|----|----| | | | 0 | 0 | 0 | | LD o | utput | 0 | 1 | 0 | | | | | 1 | 1 | | | frıғ | 1 | 0 | 0 | | fout | fr <sub>RF</sub> | 1 | 1 | 0 | | output | fpıғ | 1 | 0 | 1 | | | fpref | 1 | 1 | 1 | #### Phase Comparator Phase Switching Data Setting | Phase comparator input | FCif, RF = "H" | FCif, RF = "L" | |------------------------|----------------|----------------| | | Doif, RF | Doif, RF | | fr > fp | Н | L | | fr < fp | L | Н | | fr = fp | Z | Z | #### Z: High-impedance Depending upon the VCO and LPF polarity, FC bit should be set. Note: Give attention to the polarity for using active type LPF. #### 3. Power Saving Mode (Intermittent Mode Control Circuit) | Status | PS pin | |-------------------|--------| | Normal mode | Н | | Power saving mode | L | The intermittent mode control circuit reduces the PLL power consumption. By setting the PS pin low, the device enters into the power saving mode, reducing the current consumption. See the Electrical Characteristics chart for the specific value. The phase detector output, Do, becomes high impedance. For the dual PLL, the lock detector, LD, is as shown in the LD Output Logic table. Setting the PS pin high, releases the power saving mode, and the device works normally. The intermittent mode control circuit also ensures a smooth startup when the device returns to normal operation. When the PLL is returned to normal operation, the phase comparator output signal is unpredictable. This is because of the unknown relationship between the comparison frequency (fp) and the reference frequency (fr) which can cause a major change in the comparaor output, resulting in a VCO frequency jump and an increase in lockup time. To prevent a major VCO frequency jump, the intermittent mode control circuit limits the magnitude of the error signal from the phase detector when it returns to normal operation. Notes: • When power (VCC) is first applied, the device must be in standby mode, PS = Low, for at least 1 µs. • PS pin must be set "L" at Power-ON. - (1) PS = L (power saving mode) at Power-ON - (2) Set serial data at least 1 $\mu$ s after the power supply becomes stable ( $Vcc \ge 2.2 \text{ V}$ ). - (3) Release power saving mode (PS<sub>IF,</sub> PS<sub>RF</sub>: "L" → "H") at least 100 ns later after setting serial data. ## 4. Serial Data Data Input Timing Divide ratio is performed through a serial interface using the Data pin, Clock pin, and LE pin. Setting data is read into the shift register at the rise of the Clock signal, and transferred to a latch at the rise of the LE signal. The following diagram shows the data input timing. | Parameter | Min. | Тур. | Max. | Unit | |----------------|------|------|------|------| | t <sub>1</sub> | 20 | _ | _ | ns | | <b>t</b> 2 | 20 | _ | _ | ns | | <b>t</b> 3 | 30 | _ | _ | ns | | t <sub>4</sub> | 30 | | | ns | | Parameter | Min. | Тур. | Max. | Unit | |----------------|------|------|------|------| | <b>t</b> 5 | 100 | | | ns | | t <sub>6</sub> | 20 | | _ | ns | | t <sub>7</sub> | 100 | | | ns | Note: LE should be "L" when the data is transferred into the shift register. #### ■ PHASE COMPARATOR OUTPUT WAVEFORM #### • LD Output Logic | IF-PLL section | RF-PLL section | LD output | |----------------------------------|----------------------------------|-----------| | Locking state/Power saving state | Locking state/Power saving state | Н | | Locking state/Power saving state | Unlocking state | L | | Unlocking state | Locking state/Power saving state | L | | Unlocking state | Unlocking state | L | Notes : • Phase error detection range = $-2\pi$ to $+2\pi$ - Pulses on DoiF/RF signals during locking state are output to prevent dead zone. - LD output becomes low when phase error is two or more. - LD output becomes high when phase error is twL or less and continues to be so for three cycles or more. - two and two depend on OSCIN input frequency as follows. $t_{WU} \ge 2/fosc$ : e.g. $t_{WU} \ge 156.3$ ns when fosc = 12.8 MHz twu $\leq$ 4/fosc : e.g. twL $\leq$ 312.5 ns when fosc = 12.8 MHz ## ■ TEST CIRCUIT (for Measuring Input Sensitivity fin/OSC<sub>IN</sub>) ## **■ TYPICAL CHARACTERISTICS** ## 1. fin input sensitivity ## 2. OSC<sub>IN</sub> input sensitivity ## 3. RF-PLL Do output current Charge pump output current lpo (mA) Charge pump output voltage V<sub>DO</sub> (V) • 6.0 mA mode ## 4. IF-PLL Do output current • 1.5 mA mode $I_{\text{DO}} - V_{\text{DO}}$ Charge pump output current Ipo (mA) Charge pump output voltage V<sub>DO</sub> (V) • 6.0 mA mode $I_{DO} - V_{DO}$ ## 5. fin input impedance ## 6. OSC<sub>IN</sub> input impedance #### **■ REFERENCE INFORMATION** (for Lock-up Time, Phase Noise and Reference Leakage) #### • PLL Phase Noise (Continued) ## (Continued) #### **■ APPLICATION EXAMPLE** Notes: •Clock, Data, LE: The schmitt trigger circuit is provided (insert a pull-down or pull-up register to prevent oscillation when open-circuit in the input). •The terminal number shows that of TSSOP-20. #### **■ USAGE PRECAUTIONS** - (1) Vccrf, Vprf, Vccif and Vpif must be equal voltage. - Even if either RF-PLL or IF-PLL is not used, power must be supplied to Vccre, Vpre, Vccre and Vpre to keep them equal. It is recommended that the non-use PLL is controlled by power saving function. - (2) To protect against damage by electrostatic discharge, note the following handling precautions : - -Store and transport devices in conductive containers. - -Use properly grounded workstations, tools, and equipment. - -Turn off power before inserting or removing this device into or from a socket. - -Protect leads with conductive sheet, when transporting a board mounted device #### **■** ORDERING INFORMATION | Part number | Package | Remarks | |--------------|---------------------------------------|---------| | MB15F73ULPFT | 20-pin plastic TSSOP<br>(FPT-20P-M06) | | | MB15F73ULPVA | 20-pad plastic BCC<br>(LCC-20P-M05) | | ## **■ PACKAGE DIMENSIONS** (Continued) #### (Continued) # **FUJITSU LIMITED** All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering. The information and circuit diagrams in this document are presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams. The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite). Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan. F0106 © FUJITSU LIMITED Printed in Japan