# MIC5009CN 7-51-19 #### Counter Time-Base Circuit # **General Description** The MIC5009 is a highly versatile MOS oscillator and divider chain manufactured by Micrel using a depletion-load ion-implantation process and P-channel technology. The 16-pin DIP package provides frequency division ranges from 1 to 36 x 10<sup>8</sup>. The circuit will operate from any of three frequency sources: the internal oscillator with an external RC combination, the internal oscillator with an external crystal, or with an externally-applied TTL signal. Control inputs provide additional versatility and allow the circuit to be used in a variety of applications including instruments, timers, and clocks. The MIC5009 consists basically of a series of counters, selectable via an internal multiplexer. The $\pm\,10^{1}$ counteroutput is used to generate an internal clock signal for the $10^{2}$ through 36 x $10^{8}$ counter stages, which are fully synchronous with each other. With an input frequency of 1MHz, the MIC5009 provides the basic time periods necessary for most frequency measuring instruments, i.e., $1\mu S$ through 100 seconds. One-minute, ten-minute, and one-hour periods are also available using a 1MHz input. Using a 1/1.2 MHz input, the MIC5009 can also provide a 50/60Hz output for accurate generation of line frequencies in portable instruments or clocks. #### **Features** - Ion-implanted for full TTL/DTL compatibility - Internal clock operates from: External signal External RC network External crystal - · Operates DC to above 1MHz - · Binary-encoded for frequency selection - · Resettable to highest or lowest state - · Twenty different modes of division ### **Ordering Information** | Part Number | Temperature Range | Package | | | | |-------------|-------------------|--------------------|--|--|--| | MIC5009CN | 0°C to 70°C | 16-pin Plastic DIP | | | | # **Functional Diagram** ### Pin Configuration Figure 1 MIC5009CN The time-base output (TIME OUT) is a square wave; its frequency is determined by the selected counter division, and by the oscillator or external input frequency. The falling edge of the output square wave should be used to control external circuitry. T-51-19 # **Division Modes vs. Control Inputs** | DIVI | DIVISION | | | NORMAL | BYPASS MODES | | | | | |-----------|----------|----|----|-------------------------|------------------------------|----------------------------------------------|------------------------------------------------------------|--|--| | SELECTORS | | } | | Mode 0 | Mode 1 | Mode 2 | Mode 3 | | | | 23 | 22 | 21 | 20 | $R_{MAX} = 0$ $R_0 = 0$ | $R_{MAX} = V_{GG}$ $R_0 = 0$ | R <sub>MAX</sub> = 0<br>R0 = V <sub>GG</sub> | R <sub>MAX</sub> = V <sub>GG</sub><br>R0 = V <sub>GG</sub> | | | | 0 | 0 | 0 | 1 | + 10 <sup>1</sup> | + 10 <sup>1</sup> | + 10 <sup>1</sup> | +101 | | | | 0 | 0 | 1 | 0 | + 102 | + 10 <sup>2</sup> | +102 | + 102 | | | | 0 | 0 | 1 | 1 | + 10 <sup>3</sup> | + 10 <sup>3</sup> | + 10 <sup>3</sup> | +103 | | | | 0 | 1 | 0 | 0 | + 104 | + 10 <sup>4</sup> | + 10 <sup>4</sup> | + 104 | | | | 0 | 1 | 0 | 1 | + 10 <sup>5</sup> | +102 | + 105 | +102 | | | | 0 | 1 | 1 | 0 | + 10 <sup>6</sup> | + 103 | + 10 <sup>6</sup> | +103 | | | | 0 | 1 | 1 | 1 | + 10 <sup>7</sup> | +104 | + 10 <sup>7</sup> | + 104 | | | | 1 | 0 | 0 | 0 | + 10 <sup>8</sup> | + 10 <sup>5</sup> | + 10 <sup>5</sup> | + 10 <sup>5</sup> | | | | 1 | 0 | 0 | 1 | +6 X 10 <sup>7</sup> | +6 X 10 <sup>4</sup> | +6 X 104 | + 6 X 10 <sup>1</sup> | | | | 1 | 0 | 1 | 0 | + 36 X 10 <sup>8</sup> | + 36 X 10 <sup>5</sup> | + 36 X1 0 <sup>5</sup> | + 36 X10 <sup>2</sup> | | | | 1 | 0 | 1 | 1 | +6 X 10 <sup>8</sup> | +6 X 10 <sup>5</sup> | +6 X 10 <sup>5</sup> | +6 X 10 <sup>2</sup> | | | | 1 | 1 | 1 | 0 | + 2 X 10 <sup>4</sup> | +2 X 10 <sup>1</sup> | +2 X 10 <sup>1</sup> | +2 X 10 <sup>1</sup> | | | <sup>\*</sup> SPECIAL ADDRESSES: 0000 1100 or 1101 Oscillator signal selected by EXT/INT appears at TIME OUT Forces TIME OUT to logic 0 level Logic 1 = High = V<sub>SS</sub> Logic 0 = Low = V<sub>DD</sub> - Signal at EXT IN appears at TIME OUT # **RC** Operation Figure 3 # **Crystal Operation** Figure 4 Micrel # **Functional Description** #### TIME OUT, Pin 1 TIME OUT is the output of the divider chain. It is a square wave whose period depends upon the division mode. For this reason, external circuitry should be triggered on the falling edge of this signal. ### V<sub>DD</sub>, Pin 2 $V_{DD}$ is normally ground for the chip and the other supply voltages are measured with respect to $V_{DD}$ . #### EXT IN, Pin 3 When using an external frequency source to operate the MIC5009, the signal should be applied at EXT IN and EXT/INT should be brought to a logic 1 level. The counters are incremented on the falling edge of EXT IN and the signal applied to this pin must be TTL-compatible. When unused, this pin can be tied either high or low. #### RESET 0, Pin 4 A positive going pulse of $10\mu S$ or longer applied to RESET 0 will reset the counters to their lowest state. Taking RESET 0 to the most negative voltage, $V_{GG}$ , allows bypassing portions of the divider chain for testing or other purposes according to Table 1. #### EXT/INT, Pin 5 A logic 1 level on EXT/INT will gate the signal present at EXT IN through to the counters. A logic 0 level applied to EXT/INT will gate the internal oscillator (RC/crystal) through to the counters. #### **RESET MAX, Pin 6** A positive going pulse of 10µS or longer on RESET MAX will reset counters to their highest state. RESET MAX enables the user to set up the counters to provide a falling TIME OUT edge at the next oscillator cycle or negative going EXT IN, regardless of which divider chain is selected. Taking RESET MAX to the most negative voltage, $V_{GG}$ , allows bypassing portions of the divider chain for testing or other purposes given in Table 1. #### CLAMP, Pin 7 CLAMP is used in conjunction with the RC mode of operation. Its purpose is to provide accurate start-up operations. When CLAMP is taken to a logic 0 level, the internal circuitry is held at a fixed reference voltage. Then, when CLAMP is taken to a logic 1 level, the oscillator's first cycle will be a full cycle. #### FEEDBACK 1 and FEEDBACK 2, Pins 8 and 9 FEEDBACK 1 and FEEDBACK 2 are oscillator ports. Operation in the RC mode is achieved as shown in Figure 3. Frequency is approximately 0.8/RC. R must be greater than or equal to $10k\Omega$ and C must be greater than or equal to 25 pF for proper operation. Operation in the crystal oscillator T-51-19 mode is shown in Figure 4. The crystal operates in the parallel resonant mode, should operate properly with a 5mW drive, and should have a loading capacitance ( $C_L$ ) of $\leq 32$ pF. Values for the resistors are chosen to bias the internal circuitry for optimum performance. The two capacitors are chosen to provide the loading capacitance ( $C_L$ ) specified for the selected crystal. The series combination of C1 and C2 should not exceed the value of $C_L$ . #### OSC OUT, Pin 10 The oscillator output, provided at Pin 10, is not a true logic output but may be used to drive a high impedance device such as other MOS circuitry. OSC OUT reflects the state of the internal oscillator. #### 23, 22, 21, and 20, Pins 11 through 14 The division selector inputs are used to select the ratio of the TIME OUT frequency to the oscillator input frequency. The effect of specific combinations of logic levels on these pins is shown in Table 1. Note that when all division selector inputs are high, the signal applied to EXT IN appears at the TIME OUT output. Also when RESET 0 and RESET MAX are used in conjunction with the division selector inputs, several more modes can be accessed. (See Table 1.) #### Vss, Pin 15 Vss is the positive supply voltage and should be maintained at 5 $V_{DD}$ $\pm$ 10% with respect to $V_{DD}$ . #### VGG, Pin 16 V<sub>GG</sub> is the negative supply voltage and should be maintained at -12Vdc with respect to V<sub>DD</sub>. Figure 5 shows a very simple test circuit which demonstrates the MIC5009 in the crystal oscillator mode. The division selector switches control the divide mode. The output frequency will be related to the 1MHz oscillator frequency according to Table 1. #### Simple Test Configuration Figure 5 EQUAL OUTPUT T-51-19 ## **Absolute Maximum Ratings\*** Voltage on Any Terminal Relative to V<sub>SS</sub> +0.3V to -20V **Operating Temperature Range** (Ambient) Storage Temperature Range 0°C to +70°C (Ambient) -65°C to +150°C \*Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### Electrical Characteristics - DC (VSS = +5V $\pm$ 10%; VDD = 0V; VGG = -12.0V $\pm$ 20%; 0°C $\leq$ TA $\leq$ 70°C unless otherwise noted) | Symbol | Parameter | Min. | Тур. | Max. | Units | Notes | |-----------------|---------------------------------------------------------------------------------------|------------------------|-------|-------------------------------------|-------------|-------------------------------| | V <sub>SS</sub> | Supply Voltage | +4.5 | | +5.5 | V | | | V <sub>DD</sub> | Supply Voltage | 0.0 | | 0.0 | V | | | V <sub>GG</sub> | Supply Voltage | -9.6 | | -14.4 | V | | | Iss | Supply Current, V <sub>SS</sub> | | 6.0 | 11.0 | mA | Note 1 | | lgg | Supply Current, V <sub>GG</sub> | | 6.0 | 11.0 | mA | | | R | Feedback Resistance | 0.1 | ***** | 2.5 | MΩ | Figure 3 | | V <sub>IL</sub> | Input Voltage, Logic 0, Reset Inputs<br>Reset (Bypass Mode)<br>All Other Logic Inputs | 0.0<br>V <sub>GG</sub> | | 0.8<br>V <sub>GG</sub> + 1.0<br>0.8 | V<br>V<br>V | Note 2 | | V <sub>IH</sub> | Input Voltage, Logic 1, All Logic Inputs | V <sub>SS</sub> - 1.0 | Vss | V <sub>SS</sub> + 0.3 | ٧ | Note 2 | | կլ | Input Current, Logic 0 | | | -1.6 | mA | Note 2; V <sub>1</sub> = 0.4V | | V <sub>OL</sub> | Output Voltage, Logic 0 | | | 0.4 | ٧ | I <sub>OL</sub> ≈ 1.6mA* | | VoH | Output Voltage, Logic 1 | 2,4 | •••• | | ٧ | l <sub>OH</sub> = -40μΑ* | #### **Electrical Characteristics - AC** $(V_{SS} = +5V \pm 10\%; V_{DD} = -12.0V \pm 20\%; 0^{\circ}C \le T_{A} \le 70^{\circ}C$ unless otherwise noted) | Symbol | Parameter | Min. | Typ.† | Max. | Units | Notes | |------------------|--------------------------------------------------------------------------------------------|---------|--------------|------|-------------|------------------------------------| | fXTAL | Crystal Frequency | 0.1 | | 2.0 | MHz | | | fRC | RC Frequency | dc | | 200 | kHz | | | fext | External Frequency | dc | | 2.0 | MHz | | | tpL | Logic 0 Pulse Width, CLAMP | 1/2fosc | | | | Note 5 | | | EXT IN | 200 | | | nS | | | tpH | Logic 1 Pulse Width, EXT IN | 200 | | | пS | | | | RESET MAX | 10.0 | | | μS | | | | RESET 0 | 10.0 | | | μS | | | fs <sub>TA</sub> | Frequency Stability<br>w/Volt. Change, RC Mode<br>w /Temp. Change, RC Mode<br>Crystal Mode | | ±3.0<br>-0.2 | | %/V<br>%/°C | Note 3 | | t <sub>EE</sub> | Jitter, Edge-to-Edge Variation | | | 15 | nS | Temp. & Supply<br>Voltage Constant | Typical values at V<sub>SS</sub> = +5V, V<sub>DD</sub> = 0V, V<sub>GG</sub> = -12V, and T<sub>A</sub> = 25°C. Logic inputs at V<sub>SS</sub>, output open-circuited. Each logic input (see Note 2) contributes an additional 1.6mA (max) to I<sub>SS</sub> when at logic 0 level. Logic inputs are RESET MAX, RESET 0. Address inputs: EXT IN, EXT/INT, and CLAMP. Frequency variations due to power supply changes only. 4. Crystal mode stability is dependent upon crystal. 5. Minimum logic 0 time at CLAMP input is 50% of oscillator period (fosc = oscillator frequency) VoH, VoL apply only to TIME OUT.