### SEE NEW DESIGN RECOMMENDATIONS ### REFERENCE ONLY ### 16-MBIT FlashFile™ MEMORY 28F016SV Includes Commercial and Extended Temperature Specifications - SmartVoltage Technology - User-Selectable 3.3 V or 5 V V<sub>CC</sub> - User-Selectable 5 V or 12 V V<sub>PP</sub> - 65 ns Access Time - 1 Million Erase Cycles per Block - 30.8 MB/sec Burst Write Transfer Rate - 0.48 MB/sec Sustainable Write Transfer - Configurable x8 or x16 Operation - 56-Lead TSOP and SSOP Type I Packages - Backwards-Compatible with 28F016SA, 28F008SA Command Set - Revolutionary Architecture - Multiple Command Execution - Program during Erase - Command Super-Set of the Intel 28F008SA - Page Buffer Program - 2 μA Typical Deep Power-Down - 32 Independently Lockable Blocks - State-of-the-Art 0.6 μm ETOX™ IV Flash Technology Intel's 28F016SV 16-Mbit FlashFile<sup>TM</sup> memory is a revolutionary architecture which is the ideal choice for designing embedded direct-execute code and mass storage data/file flash memory systems. With innovative capabilities, low-power operation, user-selectable $V_{PP}$ voltage and high read/program performance, the 28F016SV enables the design of truly mobile, high-performance personal computing and communications products. The 28F016SV is the highest density, highest performance nonvolatile read/program solution for solid-state storage applications. Its symmetrically-blocked architecture (100% compatible with the 28F008SA 8-Mbit and 28F016SA 16-Mbit FlashFile memories), extended cycling, flexible $V_{CC}$ and $V_{PP}$ voltage (SmartVoltage technology), fast program and read performance and selective block locking, provide a highly-flexible memory component suitable for Resident Flash Arrays, high-density memory cards and PCMCIA-ATA flash drives. The 28F016SV's dual read voltage enables the design of memory cards which can be read/written in 3.3 V and 5 V systems interchangeably. Its x8/x16 architecture allows optimization of the memory-to-processor interface. The flexible block locking option enables bundling of executable application software in a Resident Flash Array or memory card. The 28F016SV is manufactured on Intel's 0.6 $\mu$ m ETOX IV process technology. ### **New Design Recommendations:** For new 3.3 V V<sub>CC</sub> designs with this device, Intel recommends using the 16-Mbit word-wide FlashFile<sup>™</sup> memory. Reference *Word-Wide FlashFile<sup>™</sup> Memory Family 28F160S3, 28F320S3* datasheet, order number 290608. For new 3.3 V V<sub>CC</sub> x8 I/O designs with this device, Intel recommends using the 16-Mbit Byte-Wide Smart 3 FlashFile<sup>™</sup> memory. Reference *Byte-Wide Smart 3 FlashFile<sup>™</sup> Memory Family* datasheet, order number 290598. For new 5 V V<sub>CC</sub> designs with this device, Intel recommends using the 16-Mbit word-wide FlashFile<sup>™</sup> memory. Reference *Word-Wide FlashFile<sup>™</sup> Memory Family 28F160S5, 28F320S5* datasheet, order number 290609. For new 5 V V<sub>CC</sub> x8 I/O designs with this device, Intel recommends using the 16-Mbit Byte-Wide Smart 5 FlashFile<sup>™</sup> memory. Reference *Byte-Wide Smart 5 FlashFile<sup>™</sup> Memory Family* datasheet, order number 290597. These documents are also available at Intel's website, http://www.intel.com/design/flcomp. December 1997 Order Number: 290528-008 Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. The 28F016SV may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an ordering number and are referenced in this document, or other Intel literature, may be obtained from: Intel Corporation P.O. Box 5937 Denver, CO 80217-9808 or call 1-800-548-4728 or visit Intel's Website at http:\\www.intel.com COPYRIGHT © INTEL CORPORATION, 1997 CG-041493 ${}^{\star}\text{Third-party}$ brands and names are the property of their respective owners. # **CONTENTS** | PAGE | |-----------------------------------------------------------------------------------------------------| | 1.0 INTRODUCTION 7 1.1 Enhanced Features 7 1.2 Product Overview 7 | | 2.0 DEVICE PINOUT9 | | 2.1 Lead Descriptions11 | | 3.0 MEMORY MAPS | | 4.0 BUS OPERATIONS, COMMANDS AND STATUS REGISTER DEFINITIONS17 | | 4.1 Bus Operations for Word-Wide Mode<br>(BYTE# = V <sub>IH</sub> )17 | | 4.2 Bus Operations for Byte-Wide Mode (BYTE# = V <sub>IL</sub> )17 | | 4.3 28F008SA—Compatible Mode Command Bus Definitions18 | | 4.4 28F016SV—Performance Enhancement Command Bus Definitions19 | | 4.5 Compatible Status Register21 | | 4.6 Global Status Register22 | | 4.7 Block Status Register23 | | 4.8 Device Configuration Code24 | | PAGE | |--------------------------------------------------------------------------------| | 5.0 ELECTRICAL SPECIFICATIONS25 | | 5.1 Absolute Maximum Ratings25 | | 5.2 Capacitance26 | | 5.3 DC Characteristics ( $V_{CC} = 3.3V \pm 0.3V$ )29 | | 5.4 DC Characteristics ( $V_{CC} = 5V \pm 0.5V$ )<br>5V ± 0.25V)33 | | 5.5 Timing Nomenclature37 | | 5.6 AC Characteristics—Read Only Operations38 | | 5.7 Power-Up and Reset Timings43 | | 5.8 AC Characteristics for WE#—Controlled Command Write Operations44 | | 5.9 AC Characteristics for CE#—Controlled Command Write Operations)49 | | 5.10 AC Characteristics for WE#—Controlled Page Buffer Program Operations54 | | 5.11 AC Characteristics for CE#—Controlled<br>Page Buffer Program Operations56 | | 5.12 Erase and Word/Byte Program Performance58 | | 6.0 MECHANICAL SPECIFICATIONS60 | | 7.0 Device Nomenclature and Ordering Information61 | | 8.0 Additional Information63 | ### **REVISION HISTORY** | Number | Description | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | -001 | Original Version | | -002 | Added 28F016SV-065/-070 at 5V V <sub>CC</sub> and 28F016SV-075 at 3.3V V <sub>CC</sub> . Improved burst write transfer rate to 30.8 MB/sec. | | | Added 56-lead SSOP Type I packaging information. | | | Changed V <sub>PPLK</sub> from 2V to 1.5V. | | | Increased I <sub>CCR</sub> at 5V V <sub>CC</sub> and 3.3V V <sub>CC</sub> : I <sub>CCR1</sub> from 30 mA (typ)/35 mA (max) to 40 mA (typ)/50 mA (max) @ V <sub>CC</sub> = 3.3V I <sub>CCR2</sub> from 15 mA (typ)/20 mA (max) to 20 mA (typ)/30 mA (max) @ V <sub>CC</sub> = 3.3V I <sub>CCR1</sub> from 50 mA (typ)/60 mA (max) to 75 mA (typ)/95 mA (max) @ V <sub>CC</sub> = 5V I <sub>CCR2</sub> from 30 mA (typ)/35 mA (max) to 45 mA (typ)/55 mA (max) @ V <sub>CC</sub> = 5V | | | Moved AC Characteristics for Extended Register Reads into separate table. | | | Increased V <sub>PP</sub> MAX from 13V to 14V. | | | Added Erase Suspend Command Latency times to Section 5.12 | | | Modified Device Nomenclature Section to include SSOP package option and Ordering Information | | -003 | Changed definition of "NC." Removed "No internal connection to die" from description. Added "xx" to Upper Byte of Command (Data) Definition in Sections 4.3 and 4.4. | | | Added Note to Sleep Command (Section 4.4) denoting that the chip must be de-selected in order for the power consumption in sleep mode to reach deep power-down levels. | | | Modified parameters "V" and "I" of Section 5.1 to apply to "NC" pins. | | | Increased I <sub>PPR</sub> (V <sub>PP</sub> Read Current) for V <sub>PP</sub> > $V_{\rm CC}$ to 200 $\mu$ A at $V_{\rm CC}$ = 3.3V and $V_{\rm CC}$ = 5V Changed $V_{\rm CC}$ = 5V DC Characteristics (Section 5.5) marked with Note 1 to indicate that these currents are specified for a CMOS rise/fall time (10% to 90%) of <5 ns and a TTL rise/fall time of <10 ns. | | | Corrected the graphical representation of twHGL and tEHGL in Figures 15 and 16. | | | Increased Typical "Page Buffer Byte/Word Program Times" from 6.0 $\mu$ s to 8.0 $\mu$ s (Byte) and 12.1 $\mu$ s to 16.0 $\mu$ s (Word) @ $V_{CC}$ = 3.3V/5V and $V_{PP}$ = 5V: | | | Increased Typ. "Byte/Word Program Times" (twhRH14/twhRH1B) for V <sub>PP</sub> = 5V (Section 5.12) | | | twhrhigh from 16.5 $\mu$ s to 29.0 $\mu$ s and twhrhigh from 24.0 $\mu$ s to 35.0 $\mu$ s at $V_{CC}$ =3.3V twhrhigh from 11.0 $\mu$ s to 20.0 $\mu$ s and twhrhigh from 16.0 $\mu$ s to 25.0 $\mu$ s at $V_{CC}$ = 5V | | | Increased Typical "Block Program Times" (t $_{WHRH2}$ /tw $_{HRH3}$ )for V $_{PP}$ =5V (Section 5.12): t $_{WHRH2}$ from 1.1 sec to 1.9 sec and t $_{WHRH3}$ from 0.8 sec to 1.2 sec at V $_{CC}$ = 3.3V t $_{WHRH2}$ from 0.8 sec to 1.4 sec and t $_{WHRH3}$ from 0.6 sec to 0.85 sec at V $_{CC}$ = 5V | | | Changed "Time from Erase Suspend Command to WSM Ready" spec name to "Erase Suspend Latency Time to Read;" modified typical values and added Min/Max values at $V_{\rm CC}$ =3.3/5V and $V_{\rm PP}$ =5V/12V (Section 5.12) | | | Added "Erase Suspend Latency Time to Program" Specifications to Section 5.12 | | | Minor cosmetic changes throughout document | # **REVISION HISTORY** (Continued) | Number | Description | |--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | -004 | Added 3/5# pin to Block Diagram (Figure 1), Pinout Configurations (Figures 2 and 3), Product Overview (Section 1.1) and Lead Descriptions (Section 2.1) | | | Added 3/5# pin to Test Conditions of I <sub>CCS</sub> Specifications | | | Added 3/5# pin (Y) to Timing Nomenclature (Section 5.5) | | | Increased t <sub>PHQV</sub> Specifications at 5V V <sub>CC</sub> to 400 ns for E28F016SV 065 devices and 480 ns for E28F106SV 070 devices. | | | Modified Power-Up and Reset Timings (Section 5.9) to include 3/5# pin: Removed t <sub>5VPH</sub> and t <sub>3VPH</sub> specifications; Added t <sub>PLYL</sub> , t <sub>PLYH</sub> , t <sub>YLPH</sub> , and t <sub>YHPH</sub> specifications | | | Added t <sub>PHEL3</sub> and t <sub>PHEL5</sub> specifications to Power-Up and Reset Timings (Section 5.9) | | | Corrected TSOP Mechanical Specification A <sub>1</sub> from 0.50 mm to 0.050 mm (Section 6.0) | | | Corrected SSOP Mechanical Spec. B (max) from 0.20 mm to 0.40 mm (Section 6.0) | | | Minor cosmetic changes throughout document. | | -005 | Updated DC Specifications: I <sub>CCD</sub> , I <sub>PPES</sub> Updated AC Specifications: Page Buffer Reads: (t <sub>AVAV</sub> , t <sub>AVQV</sub> , t <sub>ELQV</sub> , and t <sub>FLQV</sub> /t <sub>FHQV</sub> ) Page Buffer WE#-Controlled Command Writes (t <sub>ELWL</sub> ) CE#-Controlled Command Write Parameters (t <sub>AVAV</sub> , t <sub>ELEH</sub> , t <sub>EHEL</sub> ) Combined Commercial and Extended Temperature information into single datasheet. | | -006 | Updated AC Specifications: Page Buffer Reads: (t <sub>AVAV</sub> , t <sub>AVQV</sub> , t <sub>ELQV</sub> , and t <sub>FLQV</sub> /t <sub>FHQV</sub> ) | | -007 | Updated Disclaimer | | -008 | Added New Design Recommendations section to cover page | Page intentionally left blank #### 1.0 INTRODUCTION The documentation of the Intel 28F016SV memory device includes this datasheet, a detailed user's manual, and a number of application notes and design tools, all of which are referenced in Section 8.0. The datasheet is intended to give an overview of the chip feature-set and of the operating AC/DC specifications. The 16-Mbit Flash Product Family User's Manual provides complete descriptions of the user modes, system interface examples and detailed descriptions of all principles of operation. It also contains the full list of software algorithm flowcharts, and a brief section on compatibility with the Intel 28F008SA. A significant 28F016SV change occurred between datasheet revisions 290528-003 and 290528-004. This change centers around the addition of a 3/5# pin to the device's pinout configuration. Figures 2 and 3 show the 3/5# pin assignment for TSOP and SSOP Type 1 packages. Intel recommends that all customers obtain the latest revisions of 28F016SV documentation. #### 1.1 Enhanced Features The 28F016SV is backwards compatible with the 28F016SA and offers the following enhancements: - SmartVoltage Technology - Selectable 5V or 12V V<sub>PP</sub> - V<sub>PP</sub> Level Bit in Block Status Register - Additional RY/BY# Configuration - Pulse-On-Program/Erase - Additional Upload Device Information Command Feedback - Device Proliferation Code - Device Configuration Code ### 1.2 Product Overview The 28F016SV is a high-performance, 16-Mbit (16,777,216-bit) block erasable, nonvolatile random access memory, organized as either 1 Mword x 16 or 2 Mbyte x 8. The 28F016SV includes thirty-two 64-KB (65,536 byte) blocks or thirty-two 32-KW (32,768 word) blocks. A chip memory map is shown in Figure 4. The implementation of a new architecture, with many enhanced features, will improve the device operating characteristics and result in greater product reliability and ease-of-use. The 28F016SV incorporates SmartVoltage technology, providing $V_{\rm CC}$ operation at both 3.3V and 5V and program and erase capability at $V_{\rm PP}=12V$ or 5V. Operating at $V_{\rm CC}=3.3V$ , the 28F016SV consumes approximately one half the power consumption at 5V $V_{\rm CC}$ , while 5V $V_{\rm CC}$ provides the highest read performance capability. $V_{\rm PP}=5V$ operation eliminates the need for a separate 12V converter, while $V_{\rm PP}=12V$ maximizes program/erase performance. In addition to the flexible program and erase voltages, the dedicated $V_{\rm PP}$ gives complete code protection with $V_{\rm PP} \leq V_{\rm PPLK}$ . A 3/5# input pin configures the device's internal circuitry for optimal 3.3V or 5V read/program operation. A Command User Interface (CUI) serves as the system interface between the microprocessor or microcontroller and the internal memory operation. Internal Algorithm Automation allows byte/word programs and block erase operations to be executed using a Two-Program command sequence to the CUI in the same way as the 28F008SA 8-Mbit FlashFile™ memory. A super-set of commands has been added to the basic 28F008SA command-set to achieve higher program performance and provide additional capabilities. These new commands and features include: - · Page Buffer Programs to Flash - · Command Queuing Capability - Automatic Data Programs during Erase - Software Locking of Memory Blocks - Two-Byte Successive Programs in 8-bit Systems - Erase All Unlocked Blocks Writing of memory data is performed in either byte or word increments typically within 6 $\mu s$ (12V $V_{PP})—a 33\%$ improvement over the 28F008SA. A block erase operation erases one of the 32 blocks in typically 0.6 sec (12V $V_{PP}$ ), independent of the other blocks, which is about a 65% improvement over the 28F008SA. Each block can be written and erased a minimum of 100,000 cycles. Systems can achieve one million Block Erase Cycles by providing wear-leveling algorithms and graceful block retirement. These techniques have already been employed in many flash file systems and hard disk drive designs. The 28F016SV incorporates two Page Buffers of 256 bytes (128 words) each to allow page data programs. This feature can improve a system program performance by up to 4.8 times over previous flash memory devices, which have no Page Buffers. All operations are started by a sequence of Program commands to the device. Three Status Registers (described in detail later in this datasheet) and a RY/BY# output pin provide information on the progress of the requested operation. While the 28F008SA requires an operation to complete before the next operation can be requested, the 28F016SV allows queuing of the next operation while the memory executes the current operation. This eliminates system overhead when writing several bytes in a row to the array or erasing several blocks at the same time. The 28F016SV can also perform program operations to one block of memory while performing erase of another block. The 28F016SV provides selectable block locking to protect code or data such as Device Drivers, PCMCIA card information, ROM-Executable O/S or Application Code. Each block has an associated nonvolatile lock-bit which determines the lock status of the block. In addition, the 28F016SV has a master Write Protect pin (WP#) which prevents any modifications to memory blocks whose lock-bits are set. The 28F016SV contains three types of Status Registers to accomplish various functions: - A Compatible Status Register (CSR) which is 100% compatible with the 28F008SA FlashFile memory Status Register. The CSR, when used alone, provides a straightforward upgrade capability to the 28F016SV from a 28F008SAbased design. - A Global Status Register (GSR) which informs the system of command Queue status, Page Buffer status, and overall Write State Machine (WSM) status. 32 Block Status Registers (BSRs) which provide block-specific status information such as the block lock-bit status. The GSR and BSR memory maps for byte-wide and word-wide modes are shown in Figures 5 and 6 The 28F016SV incorporates an open drain RY/BY# output pin. This feature allows the user to OR-tie many RY/BY# pins together in a multiple memory configuration such as a Resident Flash Array. Other configurations of the RY/BY# pin are enabled via special CUI commands and are described in detail in the 16-Mbit Flash Product Family User's Manual. The 28F016SV's enhanced Upload Device Information command provides access to additional information that the 28F016SA previously did not offer. This command uploads the Device Revision Number, Device Proliferation Code and Device Configuration Code to the page buffer. The Device Proliferation Code for the 28F016SV is 01H, and the Device Configuration Code identifies the current RY/BY# configuration. Section 4.4 documents the exact page buffer address locations for all uploaded information. A subsequent Page Buffer Swap and Page Buffer Read command sequence is necessary to read the correct device information. The 28F016SV also incorporates a dual chipenable function with two input pins, CE $_0$ # and CE $_1$ #. These pins have exactly the same functionality as the regular chip-enable pin, CE $_1$ #, on the 28F008SA. For minimum chip designs, CE $_1$ # may be tied to ground and system logic may use CE $_0$ # as the chip enable input. The 28F016SV uses the logical combination of these two signals to enable or disable the entire chip. Both CE $_0$ # and CE $_1$ # must be active low to enable the device. If either one becomes inactive, the chip will be disabled. This feature, along with the open drain RY/BY# pin, allows the system designer to reduce the number of control pins used in a large array of 16-Mbit devices. The BYTE# pin allows either x8 or x16 read/programs to the 28F016SV. BYTE# at logic low selects 8-bit mode with address $A_0$ selecting between the low byte and high byte. On the other hand, BYTE# at logic high enables 16-bit operation with address $A_1$ becoming the lowest order address and address ${\bf A}_0$ is not used (don't care). A device block diagram is shown in Figure 1 The 28F016SV is specified for a maximum access time of 65 ns ( $t_{\rm ACC}$ ) at 5V operation (4.75V to 5.25V) over the commercial temperature range (0°C to +70°C). A corresponding maximum access time of 75 ns at 3.3V (3.0V to 3.6V and 0°C to +70°C) is achieved for reduced power consumption applications. The 28F016SV incorporates an Automatic Power Saving (APS) feature, which substantially reduces the active current when the device is in static mode of operation (addresses not switching). In APS mode, the typical $I_{\rm CC}$ current is 1 mA at 5V (3.0 mA at 3.3V). A deep power-down mode of operation is invoked when the RP# (called PWD# on the 28F008SA) pin transitions low. This mode brings the device power consumption to less than 2.0 $\mu A$ , typically, and provides additional program protection by acting as a device reset pin during power transitions. A reset time of 400 ns (5V $V_{\rm CC}$ operation) is required from RP# switching high until outputs are again valid. In the Deep Power-Down state, the WSM is reset (any current operation will abort) and the CSR, GSR and BSR registers are cleared. A CMOS standby mode of operation is enabled when either CE $_0$ # or CE $_1$ # transitions high and RP# stays high with all input control pins at CMOS levels. In this mode, the device typically draws an $I_{\rm CC}$ standby current of 70 $\mu A$ at 5V $V_{\rm CC}$ . The 28F016SV will be available in 56-lead, 1.2 mm thick, 14 mm x 20 mm TSOP and 56-lead, 1.8 mm thick, 16 mm x 23.7 SSOP Type I packages. The form factor and pinout of these two packages allow for very high board layout densities. #### 2.0 DEVICE PINOUT The 28F016SV 56-lead TSOP and 56-lead SSOP Type I pinout configurations are shown in Figures 2 and 3. Figure 1. 28F016SV Block Diagram Architectural Evolution Includes SmartVoltage Technology, Page Buffers, Queue Registers and Extended Registers # 2.1 Lead Descriptions | Symbol | Туре | Name and Function | |--------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> | INPUT | <b>BYTE-SELECT ADDRESS:</b> Selects between high and low byte when device is in x8 mode. This address is latched in x8 data programs. Not used in x16 mode (i.e., the A <sub>0</sub> input buffer is turned off when BYTE# is high). | | A <sub>1</sub> A <sub>15</sub> | INPUT | <b>WORD-SELECT ADDRESSES:</b> Select a word within one 64-Kbyte block. $A_{6-15}$ selects 1 of 1024 rows, and $A_{1-5}$ selects 16 of 512 columns. These addresses are latched during data programs. | | A <sub>16</sub> –A <sub>20</sub> | INPUT | BLOCK-SELECT ADDRESSES: Select 1 of 32 Erase blocks. These addresses are latched during data programs, erase and lock block operations. | | DQ <sub>0</sub> –DQ <sub>7</sub> | INPUT/OUTPUT | LOW-BYTE DATA BUS: Inputs data and commands during CUI program cycles. Outputs array, buffer, identifier or status data in the appropriate read mode. Floated when the chip is de-selected or the outputs are disabled. | | DQ <sub>8</sub> –DQ <sub>15</sub> | INPUT/OUTPUT | HIGH-BYTE DATA BUS: Inputs data during x16 data program operations. Outputs array, buffer or identifier data in the appropriate read mode; not used for Status Register reads. Floated when the chip is deselected or the outputs are disabled. | | CE <sub>0</sub> #, CE <sub>1</sub> # | INPUT | CHIP ENABLE INPUTS: Activate the device's control logic, input buffers, decoders and sense amplifiers. With either CE <sub>0</sub> # or CE <sub>1</sub> # high, the device is de-selected and power consumption reduces to standby levels upon completion of any current data program or erase operations. Both CE <sub>0</sub> # and CE <sub>1</sub> # must be low to select the device. All timing specifications are the same for both signals. Device Selection occurs with the latter falling edge of CE <sub>0</sub> # or CE <sub>1</sub> #. The first rising edge of CE <sub>0</sub> # or CE <sub>1</sub> # disables the device. | | RP# | INPUT | RESET/POWER-DOWN: RP# low places the device in a deep power-down state. All circuits that consume static power, even those circuits enabled in standby mode, are turned off. When returning from deep power-down, a recovery time of tphQV is required to allow these circuits to power-up. When RP# goes low, any current or pending WSM operation(s) are terminated, and the device is reset. All Status Registers return to ready (with all status flags cleared). Exit from deep power-down places the device in read array mode. | | OE# | INPUT | OUTPUT ENABLE: Gates device data through the output buffers when low. The outputs float to tri-state off when OE# is high. NOTE: | | WE# | INPUT | CEx# overrides OE#, and OE# overrides WE#. WRITE ENABLE: Controls access to the CUI, Page Buffers, Data Queue Registers and Address Queue Latches. WE# is active low, and latches both address and data (command or array) on its rising edge. Page Buffer addresses are latched on the falling edge of WE#. | # 2.1 Lead Descriptions (Continued) | Symbol | Туре | Name and Function | |-----------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RY/BY# | OPEN DRAIN<br>OUTPUT | READY/BUSY: Indicates status of the internal WSM. When low, it indicates that the WSM is busy performing an operation. RY/BY# floating indicates that the WSM is ready for new operations (or WSM has completed all pending operations), or erase is suspended, or the device is in deep power-down mode. This output is always active (i.e., not floated to tri-state off when OE# or CE <sub>0</sub> #, CE <sub>1</sub> # are high), except if a RY/BY# Pin Disable command is issued. | | WP# | INPUT | WRITE PROTECT: Erase blocks can be locked by writing a nonvolatile lock-bit for each block. When WP# is low, those locked blocks as reflected by the Block-Lock Status bits (BSR.6), are protected from inadvertent data programs or erases. When WP# is high, all blocks can be written or erased regardless of the state of the lock-bits. The WP# input buffer is disabled when RP# transitions low (deep power-down mode). | | BYTE# | INPUT | <b>BYTE ENABLE:</b> BYTE# low places device in x8 mode. All data is then input or output on $DQ_{0-7}$ , and $DQ_{8-15}$ float. Address $A_0$ selects between the high and low byte. BYTE# high places the device in x16 mode, and turns off the $A_0$ input buffer. Address $A_1$ , then becomes the lowest order address. | | 3/5# | INPUT | 3.3/5.0 VOLT SELECT: 3/5# high configures internal circuits for 3.3V operation. 3/5# low configures internal circuits for 5V operation. NOTE: Reading the array with 3/5# high in a 5V system could damage the device. Reference the power-up and reset timings (Section 5.7) for 3/5# switching delay to valid data. | | V <sub>PP</sub> | SUPPLY | PROGRAM/ERASE POWER SUPPLY (12V ± 0.6V, 5V ± 0.5V): For erasing memory array blocks or writing words/bytes/pages into the flash array. V <sub>PP</sub> = 5V ± 0.5V eliminates the need for a 12V converter, while connection to 12V ± 0.6V maximizes Program/Erase Performance. NOTE: Successful completion of program and erase attempts is inhibited with V <sub>PP</sub> at or below 1.5V. Program and erase attempts with V <sub>PP</sub> between 1.5V and 4.5V, between 5.5V and 11.4V, and above 12.6V produce spurious results and should not be attempted. | | V <sub>CC</sub> | SUPPLY | <b>DEVICE POWER SUPPLY (3.3V <math>\pm</math> 0.3V, 5V <math>\pm</math> 0.5V, 5.0 <math>\pm</math> 0.25V): To switch 3.3V to 5V (or vice versa), first ramp <math>V_{CC}</math> down to GND, and then power to the new <math>V_{CC}</math> voltage. Do not leave any power pins floating.</b> | | GND | SUPPLY | GROUND FOR ALL INTERNAL CIRCUITRY: Do not leave any ground pins floating. | | NC | | NO CONNECT: Lead may be driven or left floating. | Figure 2. 28F016SV 56-Lead TSOP Pinout Configuration Shows Compatibility with 28F016SA/28F032SA Figure 3. 56-Lead SSOP Pinout Configuration # 3.0 MEMORY MAPS | A <sub>[20-0]</sub> | 64-Kbyte Block | 31 | A <sub>[20-1]</sub> FFFFF 32-Kword Block | 31 | |-------------------------|----------------|----|-------------------------------------------|----| | FFFFF | 64-Kbyte Block | 30 | F8000 S2 Kword Block | 30 | | E0000<br>FFFF | | | FEEEE | | | 00000<br>FFFF | 64-Kbyte Block | 29 | E8000 32-Kword Block | 29 | | 0000<br>FFF | 64-Kbyte Block | 28 | E0000 32-KWOrd Block | 28 | | 0000<br>FFF | 64-Kbyte Block | 27 | D8000 32-Kword Block | 27 | | 0000 | 64-Kbyte Block | 26 | D0000 32-Kword Block | 26 | | 0000 _ | 64-Kbyte Block | 25 | c8000 32-Kword Block | 25 | | FFFF<br>80000 | 64-Kbyte Block | 24 | coooo 32-Kword Block | 24 | | 0000 | 64-Kbyte Block | 23 | BFFFF 32-Kword Block | 23 | | FFFF<br>30000 | 64-Kbyte Block | 22 | 32-Kword Block | 22 | | FFFF<br>50000 | 64-Kbyte Block | 21 | A8FFF 32-Kword Block | 21 | | FFFF<br>40000 | 64-Kbyte Block | 20 | A7FFF<br>A0000 32-Kword Block | 20 | | 3FFFF<br>30000 | 64-Kbyte Block | 19 | 9FFFF<br>98000 32-Kword Block | 19 | | 20000<br>2FFFF<br>20000 | 64-Kbyte Block | 18 | 97FFF<br>90000 32-Kword Block | 18 | | 11FFFF<br>110000 | 64-Kbyte Block | 17 | 8FFFF<br>88000 32-Kword Block | 17 | | 0FFFF<br>100000 | 64-Kbyte Block | 16 | 87FFF<br>80000 32-Kword Block | 16 | | FFFFF | 64-Kbyte Block | 15 | 7FFFF<br>78000 32-Kword Block | 15 | | EFFFF<br>E0000 | 64-Kbyte Block | 14 | 77FFF<br>70000 32-Kword Block | 14 | | DFFFF<br>DD0000 | 64-Kbyte Block | 13 | 68000 32-Kword Block | 13 | | CFFFF<br>C0000 | 64-Kbyte Block | 12 | 67FFF<br>60000 32-Kword Block | 12 | | OBFFFF<br>OBOOOO | 64-Kbyte Block | 11 | 5FFFF<br>58000 32-Kword Block | 11 | | OAFFFF<br>OA0000 | 64-Kbyte Block | 10 | 57FFF<br>50000 32-Kword Block | 10 | | 9FFFF<br>090000 | 64-Kbyte Block | 9 | 4FFFF<br>48000 32-Kword Block | 9 | | 8FFFF<br>080000 | 64-Kbyte Block | 8 | 47FFF<br>40000 32-Kword Block | 8 | | 70000 | 64-Kbyte Block | 7 | 32-Kword Block | 7 | | FFFF<br>60000 | 64-Kbyte Block | 6 | 37FFF<br>30000 32-Kword Block | 6 | | FFFF | 64-Kbyte Block | 5 | 2FFFF<br>28000 32-Kword Block | 5 | | 50000<br>FFFF<br>40000 | 64-Kbyte Block | 4 | 32-Kword Block | 4 | | FFFF | 64-Kbyte Block | 3 | 20000 S2 Kword Block | 3 | | FFFF | 64-Kbyte Block | 2 | 18000<br>17FFF 32-Kword Block | 2 | | 20000<br>FFFF | 64-Kbyte Block | 1 | offer 32-Kword Block | 1 | | FFFF | 64-Kbyte Block | 0 | 08000<br>07FFF<br>32-Kword Block | 0 | Figure 4. 28F016SV Memory Maps (Byte-Wide and Word-Wide Modes) ### 3.1 Extended Status Registers Memory Map Figure 5. Extended Status Register Memory Map (Byte-Wide Mode) Figure 6. Extended Status Register Memory Map (Word-Wide Mode) ### 4.0 BUS OPERATIONS, COMMANDS AND STATUS REGISTER DEFINITIONS # 4.1 Bus Operations for Word-Wide Mode (BYTE# = V<sub>IH</sub>) | Mode | Notes | RP# | CE <sub>1</sub> # | CE <sub>0</sub> # | OE# | WE# | A <sub>1</sub> | DQ <sub>0-15</sub> | RY/BY# | |-----------------|-------|-----------------|-------------------------------------------------------|-------------------------------------------------------|-----------------|-----------------|-----------------|--------------------|-----------------| | Read | 1,2,7 | $V_{IH}$ | V <sub>IL</sub> | $V_{IL}$ | $V_{IL}$ | V <sub>IH</sub> | Х | D <sub>OUT</sub> | Х | | Output Disable | 1,6,7 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Х | High Z | Х | | Standby | 1,6,7 | V <sub>IH</sub> | V <sub>IL</sub><br>V <sub>IH</sub><br>V <sub>IH</sub> | V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>IH</sub> | Х | Х | Х | High Z | Х | | Deep Power-Down | 1,3 | V <sub>IL</sub> | Х | Х | Х | Х | Х | High Z | V <sub>OH</sub> | | Manufacturer ID | 4 | $V_{IH}$ | V <sub>IL</sub> | $V_{IL}$ | V <sub>IL</sub> | $V_{IH}$ | V <sub>IL</sub> | 0089H | V <sub>OH</sub> | | Device ID | 4,8 | $V_{IH}$ | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | 66A0H | V <sub>OH</sub> | | Write | 1,5,6 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Х | D <sub>IN</sub> | х | ### 4.2 Bus Operations for Byte-Wide Mode (BYTE# = V<sub>IL</sub>) | Mode | Notes | RP# | CE <sub>1</sub> # | CE <sub>0</sub> # | OE# | WE# | A <sub>0</sub> | DQ <sub>0-7</sub> | RY/BY# | |-----------------|-------|-----------------|-------------------------------------------------------|-------------------------------------------------------|-----------------|-----------------|-----------------|-------------------|-----------------| | Read | 1,2,7 | V <sub>IH</sub> | V <sub>IL</sub> | $V_{IL}$ | $V_{IL}$ | V <sub>IH</sub> | Х | D <sub>out</sub> | Х | | Output Disable | 1,6,7 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Х | High Z | Х | | Standby | 1,6,7 | V <sub>IH</sub> | V <sub>IL</sub><br>V <sub>IH</sub><br>V <sub>IH</sub> | V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>IH</sub> | Х | Х | Х | High Z | х | | Deep Power-Down | 1,3 | V <sub>IL</sub> | Х | Х | Х | Х | Х | High Z | V <sub>OH</sub> | | Manufacturer ID | 4 | V <sub>IH</sub> | V <sub>IL</sub> | $V_{IL}$ | $V_{IL}$ | V <sub>IH</sub> | $V_{IL}$ | 89H | V <sub>OH</sub> | | Device ID | 4,8 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | $V_{IL}$ | V <sub>IH</sub> | V <sub>IH</sub> | A0H | V <sub>OH</sub> | | Write | 1,5,6 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Х | D <sub>IN</sub> | Х | #### NOTES: - 1. X can be $V_{IH}$ or $V_{IL}$ for address or control pins except for RY/BY#, which is either $V_{OL}$ or $V_{OH}$ . - RY/BY# output is open drain. When the WSM is ready, Erase is suspended or the device is in deep power-down mode. RY/BY# will be at V<sub>OH</sub> if it is tied to V<sub>CC</sub> through a resistor. RY/BY# at V<sub>OH</sub> is independent of OE# while a WSM operation is in progress. - 3. RP# at GND $\pm$ 0.2V ensures the lowest deep power-down current. - 4. A<sub>0</sub> and A<sub>1</sub> at V<sub>IL</sub> provide device manufacturer codes in x8 and x16 modes respectively. A<sub>0</sub> and A<sub>1</sub> at V<sub>IH</sub> provide device ID codes in x8 and x16 modes respectively. All other addresses are set to zero. - Commands for erase, data program, or lock-block operations can only be completed successfully when V<sub>PP</sub> = V<sub>PPH1</sub> or V<sub>PP</sub> = V<sub>PPH2</sub>. - While the WSM is running, RY/BY# in level-mode (default) stays at V<sub>OL</sub> until all operations are complete. RY/BY# goes to V<sub>OH</sub> when the WSM is not busy or in erase suspend mode. - RY/BY# may be at V<sub>OL</sub> while the WSM is busy performing various operations (for example, a Status Register read during a program operation). - 8. The 28F016SV shares an identical device identifier (66A0H in word-wide mode, A0H in byte-wide mode) with the 28F016SA. See application note AP-393 28F016SV Compatibility with 28F016SA for software and hardware techniques to differentiate between the 28F016SV and 28F016SA. ### 4.3 28F008SA—Compatible Mode Command Bus Definitions | | | Fir | rst Bus Cy | /cle | Second Bus Cycle | | | |---------------------------------|-------|-------|------------|---------------------|------------------|------|---------------------| | Command | Notes | Oper | Addr | Data <sup>(4)</sup> | Oper | Addr | Data <sup>(4)</sup> | | Read Array | | Write | х | xxFFH | Read | AA | AD | | Intelligent Identifier | 1 | Write | Х | xx90H | Read | IA | ID | | Read Compatible Status Register | 2 | Write | Х | xx70H | Read | Х | CSRD | | Clear Status Register | 3 | Write | Х | xx50H | | | | | Word/Byte Program | | Write | Х | xx40H | Write | PA | PD | | Alternate Word/Byte Program | | Write | Х | xx10H | Write | PA | PD | | Block Erase/Confirm | | Write | Х | xx20H | Write | ВА | xxD0H | | Erase Suspend/Resume | | Write | Х | xxB0H | Write | Х | xxD0H | **ADDRESS** X = Don't Care AA = Array Address BA = Block Address IA = Identifier Address PA = Program Address DATA AD = Array Data CSRD = CSR Data ID = Identifier Data PD = Program Data #### NOTES: - 1. Following the Intelligent Identifier command, two Read operations access the manufacturer and device signature codes. - 2. The CSR is automatically available after device enters data program, erase, or suspend operations. - Clears CSR.3, CSR.4 and CSR.5. Also clears GSR.5 and all BSR.5, BSR.4 and BSR.2 bits. See Status Register definitions. - 4. The upper byte of the data bus $(DQ_{8-15})$ during command writes is a "Don't Care" in x16 operation of the device. ### 4.4 28F016SV—Performance Enhancement Command Bus Definitions | Command | Mode | Notes | Fire | st Bus C | Cycle | Sec | ond Bus | s Cycle | Ti | nird Bus | Cycle | |--------------------------------------|------|----------|-------|----------|----------------------|-------|----------------|----------------------|-------|----------|---------| | | | 1 | Oper | Addr | Data <sup>(13)</sup> | Oper | Addr | Data <sup>(13)</sup> | Oper | Addr | Data | | Read Extended<br>Status Register | | 1 | Write | Х | xx71H | Read | RA | GSRD<br>BSRD | | | | | Page Buffer Swap | | 7 | Write | Х | xx72H | | | | | | | | Read Page Buffer | | | Write | Х | xx75H | Read | PBA | PD | | | | | Single Load to Page<br>Buffer | | | Write | х | xx74H | Write | PBA | PD | | | | | Sequential Load to<br>Page Buffer | x8 | 4,6,10 | Write | х | xxE0H | Write | Х | BCL | Write | Х | BCH | | | x16 | 4,5,6,10 | Write | Х | xxE0H | Write | Х | WCL | Write | Х | WCH | | Page Buffer Write to Flash | x8 | 3,4,9,10 | Write | х | xx0CH | Write | A <sub>0</sub> | BC(L,H) | Write | PA | BC(H,L) | | | x16 | 4,5,10 | Write | Х | xx0CH | Write | х | WCL | Write | PA | WCH | | Two-Byte Program | x8 | 3 | Write | х | xxFBH | Write | A <sub>0</sub> | WD(L,H) | Write | PA | WD(H,L) | | Lock Block/Confirm | | | Write | х | xx77H | Write | BA | xxD0H | | | | | Upload Status<br>Bits/Confirm | | 2 | Write | х | xx97H | Write | Х | xxD0H | | | | | Upload Device<br>Information/Confirm | | 11 | Write | х | xx99H | Write | Х | xxD0H | | | | | Erase All Unlocked<br>Blocks/Confirm | | | Write | х | xx <b>A</b> 7H | Write | Х | xxD0H | | | | | RY/BY# Enable to<br>Level-Mode | | 8 | Write | х | xx96H | Write | х | xx01H | | | | | RY/BY#<br>Pulse-On-Write | | 8 | Write | х | xx96H | Write | Х | xx02H | | | | | RY/BY#<br>Pulse-On-Erase | | 8 | Write | х | xx96H | Write | Х | xx03H | | | | | RY/BY# Disable | | 8 | Write | х | xx96H | Write | Х | xx04H | | | | | RY/BY# Pulse-On-<br>Write/Erase | | 8 | Write | Х | xx96H | Write | Х | xx05H | | | | | Sleep | | 12 | Write | Х | xxF0H | | | | | | | | Abort | | | Write | Х | xx80H | | | | | | | #### **ADDRESS** BA = Block Address PBA = Page Buffer Address RA = Extended Register Address PA = Program Address X = Don't Care #### DATA AD = Array Data PD = Page Buffer Data BSRD = BSR Data GSRD = GSR Data WC (L,H) = Word Count (Low, High) BC (L,H) = Byte Count (Low, High) WD (L,H) = Write Data (Low, High) #### 28F016SV FlashFile™ MEMORY #### NOTES: - 1. RA can be the GSR address or any BSR address. See Figures 4 and 5 for Extended Status Register memory maps. - 2. Upon device power-up, all BSR lock-bits come up locked. The Upload Status Bits command must be written to reflect the actual lock-bit status. - A<sub>0</sub> is automatically complemented to load second byte of data. BYTE# must be at V<sub>IL</sub>. A<sub>0</sub> value determines which WD/BC is supplied first: A<sub>0</sub> = 0 looks at the WDL/BCL, A<sub>0</sub> = 1 looks at the WDH/BCH. - 4. BCH/WCH must be at 00H for this product because of the 256-byte (128-word) Page Buffer size, and to avoid writing the Page Buffer contents to more than one 256-byte segment within an array block. They are simply shown for future Page Buffer expandability. - 5. In x16 mode, only the lower byte $DQ_{0-7}$ is used for WCL and WCH. The upper byte $DQ_{8-15}$ is a don't care. - 6. PBA and PD (whose count is given in cycles 2 and 3) are supplied starting in the fourth cycle, which is not shown. - 7. This command allows the user to swap between available Page Buffers (0 or 1). - 8. These commands reconfigure RY/BY# output to one of three pulse-modes or enable and disable the RY/BY# function. - 9. Program address, PA, is the Destination address in the flash array which must match the Source address in the Page Buffer. Refer to the 16-Mbit Flash Product Family User's Manual. - 10. BCL = 00H corresponds to a byte count of 1. Similarly, WCL = 00H corresponds to a word count of 1. - 11. After writing the Upload Device Information command and the Confirm command, the following information is output at Page Buffer addresses specified below: | Address | Information | |--------------------------------------|---------------------------------| | 06H, 07H (Byte Mode) | Device Revision Number | | 03H (Word Mode) | Device Revision Number | | 1EH (Byte Mode) | Device Configuration Code | | 0FH (DQ <sub>0-7</sub> )(Word Mode) | Device Configuration Code | | 1FH (Byte Mode) | Device Proliferation Code (01H) | | 0FH (DQ <sub>9-15</sub> )(Word Mode) | Device Proliferation Code (01H) | A page buffer swap followed by a page buffer read sequence is necessary to access this information. The contents of all other Page Buffer locations, after the Upload Device Information command is written, are reserved for future implementation by Intel Corporation. See Section 4.8 for a description of the Device Configuration Code. This code also corresponds to data written to the 28F016SV after writing the RY/BY# Reconfiguration command. - 12. To ensure that the 28F016SV's power consumption during sleep mode reaches the deeppower-down current level, the system also needs to de-select the chip by taking either or both CE<sub>n</sub># or CE<sub>n</sub># high. - 13. The upper byte of the data bus (DQ<sub>8-15</sub>) during command writes is a "Don't Care" in x16 operation of the device. ### 4.5 Compatible Status Register | WSMS | ESS | ES | DWS | VPPS | R | R | R | |------|-----|----|-----|------|---|---|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | #### NOTES: CSR.7 = WRITE STATE MACHINE STATUS 1 = Ready 0 = Busy RY/BY# output or WSMS bit must be checked to determine completion of an operation (erase, erase suspend, or data program) before the appropriate Status bit (ESS, ES or DWS) is checked for success. CSR.6 = ERASE-SUSPEND STATUS 1 = Erase Suspended 0 = Erase in Progress/Completed CSR.5 = ERASE STATUS 1 = Error in Block Erasure 0 = Successful Block Erase CSR.4 = DATA-WRITE STATUS 1 = Error in Data Program 0 = Data Program Successful CSR.3 = V<sub>PP</sub> STATUS $1 = V_{PP}$ Error Detect, Operation Abort $0 = V_{PP} OK$ If DWS and ES are set to "1" during an erase attempt, an improper command sequence was entered. Clear the CSR and attempt the operation again. The VPPS bit, unlike an A/D converter, does not provide continuous indication of $V_{PP}$ level. The WSM interrogates $V_{PP}$ 's level only after the Data Program or Erase command sequences have been entered, and informs the system if $V_{PP}$ has not been switched on. VPPS is not guaranteed to report accurate feedback between $V_{PPLK}(\text{max})$ and $V_{PPH1}(\text{min})$ , between $V_{PPH2}(\text{max})$ and $V_{PPH2}(\text{min})$ and above $V_{PPH2}(\text{max})$ . CSR.2-0 = RESERVED FOR FUTURE ENHANCEMENTS These bits are reserved for future use; mask them out when polling the CSR. ### 4.6 Global Status Register | WSMS | oss | DOS | DSS | QS | PBAS | PBS | PBSS | | | |------------------|---------------------------------------------------------|---------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|----------|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 1 : | RITE STATE<br>= Ready<br>= Busy | MACHINE ST | ratus | NOTES: [1] RY/BY# output or WSMS bit must be checked to determine completion of an operation (block lock, suspend, any RY/BY# reconfiguration, Upload Status Bits, erase or data program) before the appropriate Status bit (OSS or DOS) is checked for success. | | | | | | | 1 : | PERATION S<br>= Operation S<br>= Operation ir | uspended | | io circoncu | or success. | | | | | | 1 : | EVICE OPER<br>= Operation L<br>= Operation S<br>Running | Insuccessful | | | | | | | | | 1 | EVICE SLEEF<br>= Device in SI<br>= Device Not | еер | | | | | | | | | MATRIX <u>5/</u> | <u>4</u><br>0 = Operation<br>Running | Successful o | or Currently | If operation currently running, then $GSR.7 = 0$ . | | | | | | | | 1 = Device in<br>Sleep | · | - | If device pe | nding sleep, t | hen GSR.7 = | 0. | | | | | 0 = Operation<br>1 = Operation<br>Aborted | | | Operation a command. | borted: Unsu | ccessful due t | o Abort | | | | 1: | UEUE STATL<br>= Queue Full<br>= Queue Avai | | | | | | | | | | 1 | AGE BUFFER<br>= One or Two<br>= No Page Bu | Page Buffers | : Available | The device | contains two | Page Buffers. | | | | | 1 : | AGE BUFFER<br>= Selected Pa<br>= Selected Pa | ige Buffer Re | | Selected Pa<br>operation | age Buffer is o | currently busy | with WSM | | | | l | | | | | | | | | | ### NOTE: GSR.0 = PAGE BUFFER SELECT STATUS 1 = Page Buffer 1 Selected 0 = Page Buffer 0 Selected When multiple operations are queued, checking BSR.7 only provides indication of completion for that particular block. GSR.7 provides indication when all queued operations are completed. ### 4.7 Block Status Register | BS | BLS | BOS | BOAS | QS | VPPS | VPPL | R | |----|-----|-----|------|----|------|------|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | NOTES: BSR.7 = BLOCK STATUS 1 = Ready 0 = Busy [1] RY/BY# output or BS bit must be checked to determine completion of an operation (block lock, suspend, erase or data program) before the appropriate Status bits (BOS, BLS) is checked for success. BSR.6 = BLOCK LOCK STATUS 1 = Block Unlocked for Program/Erase 0 = Block Locked for Program/Erase BSR.5 = BLOCK OPERATION STATUS 1 = Operation Unsuccessful 0 = Operation Successful or Currently Running BSR.4 = BLOCK OPERATION ABORT STATUS 1 = Operation Aborted0 = Operation Not Aborted ttion Aborted The BOAS bit will not be set until BSR.7 = 1. MATRIX 5/4 0 0 = Operation Successful or Currently Running 0 1 = Not a Valid Combination 1 0 = Operation Unsuccessful 1 1 = Operation Aborted Operation halted via Abort command. BSR.3 = QUEUE STATUS 1 = Queue Full 0 = Queue Available $BSR.2 = V_{PP} STATUS$ 1 = V<sub>PP</sub> Error Detect, Operation Abort $0 = V_{PP} OK$ $BSR.1 = V_{PP} LEVEL$ $1 = V_{PP}$ Detected at $5V \pm 10\%$ $0 = V_{PP}$ Detected at $12V \pm 5\%$ BSR.1 is not guaranteed to report accurate feedback between the $V_{PPH1}$ and $V_{PPH2}$ voltage ranges. Programs and erases with $V_{PP}$ between $V_{PPLK}(max)$ and $V_{PPH1}(min)$ , between $V_{PPH1}(max)$ and $V_{PPH2}(min)$ , and above $V_{PPH2}(max)$ produce spurious results and should not be attempted. BSR.1 was a RESERVED bit on the 28F016SA. BSR.0 = RESERVED FOR FUTURE ENHANCEMENTS This bits is reserved for future use; mask it out when polling the BSRs. #### NOTE When multiple operations are queued, checking BSR.7 only provides indication of completion or that particular block. GSR.7 provides indication when all queued operations are completed. ## 4.8 Device Configuration Code | R | R | R | R | R | RB2 | RB1 | RB0 | |-------|---|---|---|---|-----|-----|-----| | <br>7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DCC.2-DCC.0 = RY/BY# CONFIGURATION (RB2-RB0) 001 = Level Mode (Default) 010 = Pulse-On-Program 011 = Pulse-On-Erase 100 = RY/BY# Disabled 101 = Pulse-On-Program/Erase NOTES: Undocumented combinations of RB2–RB0 are reserved by Intel Corporation for future implementations and should not be used. DCC.7-DCC.3 = RESERVED FOR FUTURE ENHANCEMENTS These bits are reserved for future use; mask them out when reading the Device Configuration Code. Set these bits to "0" when writing the desired RY/BY# configuration to the device. #### 5.0 ELECTRICAL SPECIFICATIONS #### 5.1 Absolute Maximum Ratings\* Temperature Under Bias...... 0°C to +80°C Storage Temperature.....-65°C to +125°C NOTICE: This is a production datasheet. The specifications are subject to change without notice. Verify with your local Intel Sales office that you have the latest datasheet before finalizing a design. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. #### $V_{CC} = 3.3V \pm 0.3V$ Systems | Sym | Parameter | Notes | Min | Max | Units | Test Conditions | |------------------|-------------------------------------------------------------------|-------|------|--------------------------|-------|---------------------| | T <sub>A</sub> | Operating Temperature, Commercial | 1 | 0 | 70 | °C | Ambient Temperature | | V <sub>CC</sub> | V <sub>CC</sub> with Respect to GND | 2 | -0.2 | 7.0 | ٧ | | | $V_{PP}$ | $V_{\mbox{\scriptsize PP}}$ Supply Voltage with Respect to GND | 2,3 | -0.2 | 14.0 | V | | | ٧ | Voltage on Any Pin (except $V_{CC}, V_{PP}$ ) with Respect to GND | 2,5 | -0.5 | V <sub>CC</sub><br>+ 0.5 | ٧ | | | I | Current into Any Non-Supply Pin | 5 | | ± 30 | mA | | | I <sub>OUT</sub> | Output Short Circuit Current | 4 | | 100 | mA | | #### $V_{CC} = 5V \pm 0.5V, 5V \pm 0.25V \text{ Systems}^{(6)}$ | Sym | Parameter | Notes | Min | Max | Units | Test Conditions | |------------------|-------------------------------------------------------------------|-------|------|------|-------|---------------------| | T <sub>A</sub> | Operating Temperature, Commercial | 1 | 0 | 70 | ů | Ambient Temperature | | V <sub>CC</sub> | V <sub>CC</sub> with Respect to GND | 2 | -0.2 | 7.0 | ٧ | | | V <sub>PP</sub> | $V_{\mbox{\scriptsize PP}}$ Supply Voltage with Respect to GND | 2,3 | -0.2 | 14.0 | ٧ | | | ٧ | Voltage on Any Pin (except $V_{CC}, V_{PP}$ ) with Respect to GND | 2,5 | -2.0 | 7.0 | ٧ | | | I | Current into Any Non-Supply Pin | 5 | | ± 30 | mA | | | I <sub>OUT</sub> | Output Short Circuit Current | 4 | | 100 | mA | | #### NOTES: - 1. Operating temperature is for commercial product defined by this specification. - Minimum DC voltage is –0.5V on input/output pins. During transitions, this level may undershoot to –2.0V for periods <20 ns. Maximum DC voltage on input/output pins is V<sub>CC</sub> + 0.5V which, during transitions, may overshoot to V<sub>CC</sub> + 2.0V for periods <20 ns.</li> - 3. Maximum DC voltage on $V_{pp}$ may overshoot to +14.0V for periods <20 ns. - 4. Output shorted for no more than one second. No more than one output shorted at a time. - 5. This specification also applies to pins marked "NC." - 6. $5\% V_{CC}$ specifications refer to the 28F016SV-065 and 28F016SV-070 in its high speed test configuration. # 5.2 Capacitance # For a 3.3V ± 0.3V System: | Sym | Parameter | Notes | Тур | Max | Units | Test Conditions | |-------------------|-----------------------------------------------------------------|-------|-----|-----|-------|---------------------------------------| | C <sub>IN</sub> | Capacitance Looking into an Address/Control Pin | 1 | 6 | 8 | pF | $T_A = +25$ °C, $f = 1.0 \text{ MHz}$ | | C <sub>OUT</sub> | Capacitance Looking into an<br>Output Pin | 1 | 8 | 12 | pF | $T_A = +25$ °C, f = 1.0 MHz | | C <sub>LOAD</sub> | Load Capacitance Driven by<br>Outputs for Timing Specifications | 1,2 | | 50 | pF | | ### For 5V $\pm$ 0.5V, 5V $\pm$ 0.25V System: | Sym | Parameter | Notes | Тур | Max | Units | Test Conditions | |-------------------|-----------------------------------------------------------------|-------|-----|-----|-------|-------------------------------------| | C <sub>IN</sub> | Capacitance Looking into an Address/Control Pin | 1 | 6 | 8 | pF | $T_A = +25$ °C, f = 1.0 MHz | | C <sub>OUT</sub> | Capacitance Looking into an<br>Output Pin | 1 | 8 | 12 | pF | T <sub>A</sub> = +25°C, f = 1.0 MHz | | C <sub>LOAD</sub> | Load Capacitance Driven by<br>Outputs for Timing Specifications | 1,2 | | 100 | pF | For $V_{CC} = 5V \pm 0.5V$ | | | | | | 30 | pF | For $V_{CC} = 5V \pm 0.25V$ | #### NOTE: - 1. Sampled, not 100% tested. Guaranteed by design. - 2. To obtain iBIS models for the 28F016SV, please contact your local Intel/Distribution Sales Office. Figure 7. Transient Input/Output Reference Waveform for $V_{CC} = 5V \pm 10\%$ (Standard Testing Configuration)<sup>(1)</sup> Figure 8. Transient Input/Output Reference Waveform for $V_{CC}$ = 3.3V $\pm$ 0.3V and $V_{CC}$ = 5V $\pm$ 5% (High Speed Testing Configuration)<sup>(2)</sup> #### NOTES: - 1. Testing characteristics for 28F016SV-070 (Standard Testing Configuration) and 28F016SV-080. - Testing characteristics for 28F016SV-065/28F016SV-075 and 28F016SV-70 (High Speed Testing Configuration)/ 28F016SV-120. Figure 9. Transient Equivalent Testing Load Circuit (28F016SV-070/-080 at $V_{CC}$ = 5V ± 10%) Figure 10. Transient Equivalent Testing Load Circuit (28F016SV-075/-120 at $\rm V_{CC}=3.3V\pm0.3V)$ Figure 11. High Speed Transient Equivalent Testing Load Circuit (28F016SV-065/-070 at $V_{CC}$ = 5V $\pm$ 5%) ### 5.3 DC Characteristics $V_{CC}=3.3V\pm10\%V,\,T_A=0\,^{\circ}C\ to\ +70\,^{\circ}C,\,-40\,^{\circ}C\ to\ +70\,^{\circ}C$ 3/5# = Pin Set High for 3.3V Operations | | | Temp | Co | mmerc | ial | E | xtende | d | | | |--------------------|-----------------------------------------------|-------|-----|-------|------|-----|--------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Sym | Parameter | Notes | Min | Тур | Max | Min | Тур | Max | Units | Test Conditions | | ILI | Input Load<br>Current | 1 | | | ± 1 | | | ± 1 | μА | $V_{CC} = V_{CC} Max$<br>$V_{IN} = V_{CC} or GND$ | | I <sub>LO</sub> | Output<br>Leakage<br>Current | 1 | | | ± 10 | | | ± 10 | μА | $V_{CC} = V_{CC} Max$<br>$V_{OUT} = V_{CC} or GND$ | | Iccs | V <sub>CC</sub> Standby<br>Current | 1,5 | | 70 | 130 | | 70 | 130 | μА | $\begin{split} &V_{\rm CC} = V_{\rm CC} \; \text{Max} \\ &CE_0\#, \; CE_1\#, \; RP\# = \\ &V_{\rm CC} \pm 0.2V \\ &BYTE\#, \; WP\#, \; 3/5\# \\ &= V_{\rm CC} \pm 0.2V \; \text{or} \\ &GND \pm 0.2V \end{split}$ | | | | | | 1 | 4 | | 1 | 4 | mA | $\begin{aligned} & V_{CC} = V_{CC} \text{ Max} \\ & CE_0\#, CE_1\#, RP\# = \\ & V_{IH} \\ & BYTE\#, WP\#, 3/5\# \\ & = V_{IH} \text{ or } V_{IL} \end{aligned}$ | | I <sub>CCD</sub> | V <sub>CC</sub> Deep<br>Power-Down<br>Current | 1 | | 2 | 10 | | 5 | 15 | μА | $RP\# = GND \pm 0.2V$ $BYTE\# = V_{CC} \pm$ $0.2V \text{ or GND } \pm$ $0.2V$ | | I <sub>CCR</sub> 1 | V <sub>CC</sub> Read<br>Current | 1,4,5 | | 40 | 50 | | 40 | 55 | mA | $\begin{split} &V_{CC} = V_{CC} \text{ Max} \\ &CMOS: CE_0\#, CE_1\# \\ &= \text{GND} \pm 0.2\text{V}, \\ &\text{BYTE\#} = \text{GND} \pm \\ &0.2\text{V or } V_{CC} \pm \\ &0.2\text{V}, \text{Inputs} = \\ &\text{GND} \pm 0.2\text{V or } \\ &V_{CC} \pm 0.2\text{V} \\ &\text{TTL: CE}_0\#, CE_1\# = \\ &V_{IL}, \text{BYTE\#} = V_{IL} \\ &\text{or } V_{IH}, \text{Inputs} = \\ &V_{IL} \text{ or } V_{IH} \\ &\text{f} = 8 \text{ MHz}, I_{OUT} = \\ &0 \text{ mA} \end{split}$ | # 5.3 DC Characteristics (Continued) $V_{CC} = 3.3V \pm 10\% V, \, T_A = 0\,^{\circ}C \text{ to } +70\,^{\circ}C, \, -40\,^{\circ}C \text{ to } +70\,^{\circ}C$ 3/5# = Pin Set High for 3.3V Operations | | | Temp | Co | mmerc | ial | E | xtende | d | | | |--------------------|--------------------------------------------------------|-------------|-----|-------|------|-----|--------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Sym | Parameter | Notes | Min | Тур | Max | Min | Тур | Max | Units | Test Conditions | | I <sub>CCR</sub> 2 | V <sub>CC</sub> Read<br>Current | 1,4,<br>5,6 | | 20 | 30 | | 20 | 35 | mA | $\begin{split} &V_{CC} = V_{CC} \text{ Max} \\ &CMOS: CE_0\#, CE_1\# \\ &= GND \pm 0.2V, \\ &BYTE\# = GND \pm \\ &0.2V \text{ or } V_{CC} \pm \\ &0.2V, \text{ Inputs} = \\ &GND \pm 0.2V \text{ or } \\ &V_{CC} \pm 0.2V \text{ or } \\ &V_{IL}, BYTE\# = V_{IL} \\ &\text{ or } V_{IH}, \text{ Inputs} = \\ &V_{IL} \text{ or } V_{IH} \\ &\text{ f} = 4 \text{ MHz}, I_{OUT} = \\ &0 \text{ mA} \end{split}$ | | I <sub>CCW</sub> | V <sub>CC</sub> Program<br>Current for<br>Word or Byte | 1,6 | | 8 | 12 | | 8 | 12 | mA | V <sub>PP</sub> = 12V ± 5%<br>Program in<br>Progress | | | | | | 8 | 17 | | 8 | 17 | mA | V <sub>PP</sub> = 5V ± 10%<br>Program in<br>Progress | | I <sub>CCE</sub> | V <sub>CC</sub> Block<br>Erase<br>Current | 1,6 | | 6 | 12 | | 6 | 12 | mA | V <sub>PP</sub> = 12V ± 5%<br>Block Erase in<br>Progress | | | | | | 9 | 17 | | 9 | 17 | mA | V <sub>PP</sub> = 5V ± 10%<br>Block Erase in<br>Progress | | I <sub>CCES</sub> | V <sub>CC</sub> Erase<br>Suspend<br>Current | 1,2 | | 1 | 4 | | 1 | 4 | mA | CE <sub>0</sub> #, CE <sub>1</sub> # = V <sub>IH</sub><br>Block Erase<br>Suspended | | I <sub>PPS</sub> | V <sub>PP</sub> Standby/ | 1 | | ± 1 | ± 10 | | ± 3 | ± 10 | μΑ | $V_{PP} \le V_{CC}$ | | I <sub>PPR</sub> | Read Current | | | 30 | 200 | | 70 | 200 | μΑ | $V_{PP} > V_{CC}$ | | I <sub>PPD</sub> | V <sub>PP</sub> Deep<br>Power-Down<br>Current | 1 | | 0.2 | 5 | | 0.2 | 5 | μΑ | RP# = GND ± 0.2V | # 5.3 DC Characteristics (Continued) $V_{CC}=3.3V\pm10\%V,\,T_A=0\,^{\circ}C\ to\ +70\,^{\circ}C,\,-40\,^{\circ}C\ to\ +70\,^{\circ}C$ 3/5# = Pin Set High for 3.3V Operations | | | Temp | Co | mmerc | ial | Е | xtende | ∙d | | | |-------------------|--------------------------------------------------------|-------|------|-------|--------------------------|-----|--------|--------------------------|-------|----------------------------------------------------------| | Sym | Parameter | Notes | Min | Тур | Max | Min | Тур | Max | Units | Test Conditions | | I <sub>PPW</sub> | V <sub>PP</sub> Program<br>Current for<br>Word or Byte | 1,6 | | 10 | 15 | | 10 | 15 | mA | V <sub>PP</sub> = 12V ± 5%<br>Program in<br>Progress | | | | | | 15 | 25 | | 15 | 25 | mA | V <sub>PP</sub> = 5V ± 10%<br>Program in<br>Progress | | I <sub>PPE</sub> | V <sub>PP</sub> Erase<br>Current | 1,6 | | 4 | 10 | | 4 | 10 | mA | V <sub>PP</sub> = 12V ± 5%<br>Block Erase in<br>Progress | | | | | | 14 | 20 | | 14 | 20 | mA | V <sub>PP</sub> = 5V ± 10%<br>Block Erase in<br>Progress | | I <sub>PPES</sub> | V <sub>PP</sub> Erase<br>Suspend<br>Current | 1 | | 30 | 200 | | 70 | 200 | μΑ | $V_{PP} = V_{PPH1}$ or $V_{PPH2}$ Block Erase Suspended | | V <sub>IL</sub> | Input Low<br>Voltage | 6 | -0.3 | | 0.8 | | | 0.8 | ٧ | | | V <sub>IH</sub> | Input High<br>Voltage | 6 | 2.0 | | V <sub>CC</sub><br>+ 0.3 | | | V <sub>CC</sub><br>+ 0.3 | ٧ | | | V <sub>OL</sub> | Output Low<br>Voltage | 6 | · | | 0.4 | | | 0.4 | V | $V_{CC} = V_{CC}$ Min and $I_{OL} = 4$ mA | ### 5.3 DC Characteristics (Continued) $V_{CC}$ = 3.3V $\pm$ 0.3V, $T_A$ = 0°C to +70°C, -40°C to +85°C 3/5# = Pin Set High for 3.3V Operations | | | Temp | С | omm/E | xt | | | |-------------------|-------------------------------------------------------|-------|--------------------------|-------|------|-------|------------------------------------------------------------| | Sym | Parameter | Notes | Min | Тур | Max | Units | Test Conditions | | V <sub>OH</sub> 1 | Output High<br>Voltage | 6 | 2.4<br>V <sub>CC</sub> - | | | ٧ | $V_{CC} = V_{CC} Min$<br>$I_{OH} = -2.0 mA$ | | V <sub>OH</sub> 2 | | 6 | 0.2 | | | V | $V_{CC} = V_{CC} \text{ Min}$ $I_{OH} = -100 \mu\text{A}$ | | V <sub>PPLK</sub> | V <sub>PP</sub> Program/Erase<br>Lock Voltage | 3,6 | 0.0 | | 1.5 | ٧ | | | V <sub>PPH1</sub> | V <sub>PP</sub> during<br>Program/Erase<br>Operations | 3 | 4.5 | 5.0 | 5.5 | V | | | V <sub>PPH2</sub> | V <sub>PP</sub> during<br>Program/Erase<br>Operations | 3 | 11.4 | 12.0 | 12.6 | V | | | V <sub>LKO</sub> | V <sub>CC</sub> Program/Erase<br>Lock Voltage | | 2.0 | | | ٧ | | #### NOTES: - All currents are in RMS unless otherwise noted. Typical values at V<sub>CC</sub> = 3.3V, V<sub>PP</sub> = 12V or 5V, T = +25°C. These currents are valid for all product versions (package and speeds). - I<sub>CCES</sub> is specified with the device de-selected. If the device is read while in erase suspend mode, current draw is the sum of I<sub>CCES</sub> and I<sub>CCR</sub>. - 3. Block erases, word/byte programs and lock block operations are inhibited when $V_{PP} \le V_{PPLK}$ and not guaranteed in the ranges between $V_{PPLK}$ (max) and $V_{PPH1}$ (min), between $V_{PPH1}$ (max) and $V_{PPH2}$ (min) and above $V_{PPH2}$ (max). - 4. Automatic Power Savings (APS) reduces $\rm I_{CCR}$ to 3.0 mA typical in static operation. - 5. CMOS Inputs are either $V_{CC}$ ± 0.2V or GND ± 0.2V. TTL Inputs are either $V_{IL}$ or $V_{IH}$ . - 6. Sampled, but not 100% tested. Guaranteed by design. ### 5.4 DC Characteristics $V_{CC}$ = 5V $\pm$ 0.5V, 5V $\pm$ 0.25V, $T_A$ = 0°C to +70°C, -40°C to +85°C 3/5# = Pin Set Low for 5V Operations | | | Temp Commercial Extended | | d | | | | | | | |--------------------|-----------------------------------------------|--------------------------|-----|-----|------|-----|-----|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Sym | Parameter | Notes | Min | Тур | Max | Min | Тур | Max | Units | Test Conditions | | I <sub>LI</sub> | Input Load<br>Current | 1 | | | ± 1 | | | ± 1 | μА | $V_{CC} = V_{CC} Max$<br>$V_{IN} = V_{CC} or GND$ | | I <sub>LO</sub> | Output<br>Leakage<br>Current | 1 | | | ± 10 | | | ± 10 | μА | $V_{CC} = V_{CC} Max$<br>$V_{OUT} = V_{CC} or GND$ | | Iccs | V <sub>CC</sub> Standby<br>Current | 1,5 | | 70 | 130 | | 70 | 130 | μА | $\begin{aligned} &V_{\rm CC} = V_{\rm CC} \text{Max} \\ &CE_0\#, CE_1\#, \text{RP\#} = \\ &V_{\rm CC} \pm 0.2V \\ &\text{BYTE\#, WP\#, 3/5\#} \\ &= V_{\rm CC} \pm 0.2V \text{or} \\ &\text{GND} \pm 0.2V \end{aligned}$ | | | | | | 2 | 4 | | 2 | 4 | mA | $\begin{split} &V_{CC} = V_{CC} \text{ Max,} \\ &CE_0\#, \text{ CE}_1\#, \text{ RP\#} = \\ &V_{IH} \\ &\text{BYTE\#, WP\#, 3/5\#} \\ &= V_{IH} \text{ or } V_{IL} \end{split}$ | | I <sub>CCD</sub> | V <sub>CC</sub> Deep<br>Power-Down<br>Current | 1 | | 2 | 10 | | 5 | 15 | μΑ | $RP\# = GND \pm 0.2V$ $BYTE\# = V_{CC} \pm$ $0.2V \text{ or GND} \pm$ $0.2V$ | | I <sub>CCR</sub> 1 | V <sub>CC</sub> Read<br>Current | 1,4,5 | | 75 | 95 | | 75 | 105 | mA | $\begin{split} &V_{CC} = V_{CC} \text{ Max} \\ &CMOS: CE_0\#, CE_1\# \\ &= GND \pm 0.2V, \\ &BYTE\# = GND \pm \\ &0.2V \text{ or } V_{CC} \pm \\ &0.2V, \text{ Inputs} = \\ &GND \pm 0.2V \text{ or,} \\ &V_{CC} \pm 0.2V \text{ or,} \\ &V_{CC} \pm 0.2V \text{ TTL: } CE_0\#, CE_1\# = \\ &V_{IL}, BYTE\# = V_{IL} \\ &\text{ or } V_{IH}, \text{ Inputs} = \\ &V_{IL} \text{ or } V_{IH} \\ &f = 10 \text{ MHz, } I_{OUT} = \\ &0 \text{ mA} \end{split}$ | # **5.4 DC Characteristics** (Continued) $V_{CC}$ = 5V $\pm$ 0.5V, 5V $\pm$ 0.25V, $T_A$ = 0°C to +70°C, -40°C to +85°C 3/5# = Pin Set Low for 5V Operations | | | Temp | Co | mmerc | ial | Extended | | | | | |--------------------|--------------------------------------------------------|-------------|-----|-------|------|----------|-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Sym | Parameter | Notes | Min | Тур | Max | Min | Тур | Max | Units | Test Conditions | | I <sub>CCR</sub> 2 | V <sub>CC</sub> Read<br>Current | 1,4,<br>5,6 | | 45 | 55 | | 45 | 60 | mA | $\begin{split} &V_{CC} = V_{CC} \text{ Max} \\ &CMOS: CE_0\#, CE_1\# \\ &= GND \pm 0.2V, \\ &BYTE\# = GND \pm \\ &0.2V \text{ or } V_{CC} \pm \\ &0.2V, \text{ Inputs = } \\ &GND \pm 0.2V \text{ or } \\ &V_{CC} \pm 0.2V \\ &TTL: CE_0\#, CE_1\# = \\ &V_{IL}, BYTE\# = V_{IL} \\ &\text{ or } V_{IH}, \text{ Inputs = } \\ &V_{IL} \text{ or } V_{IH} \\ &f = 5 \text{ MHz}, I_{OUT} = \\ &0 \text{ mA} \end{split}$ | | Iccw | V <sub>CC</sub> Program<br>Current for<br>Word or Byte | 1,6 | | 25 | 35 | | 25 | 35 | mA | V <sub>PP</sub> = 12V ± 5%<br>Program in<br>Progress | | | | | | 25 | 40 | | 25 | 40 | mA | V <sub>PP</sub> = 5V ± 10%<br>Program in<br>Progress | | Icce | V <sub>CC</sub> Block<br>Erase<br>Current | 1,6 | | 18 | 25 | | 18 | 25 | mA | V <sub>PP</sub> = 12V ± 5%<br>Block Erase in<br>Progress | | | | | | 20 | 30 | | 20 | 30 | mA | V <sub>PP</sub> = 5V ± 10%<br>Block Erase in<br>Progress | | Icces | V <sub>CC</sub> Erase<br>Suspend<br>Current | 1,2 | | 2 | 4 | | 2 | 4 | mA | CE <sub>0</sub> #, CE <sub>1</sub> # = V <sub>IH</sub><br>Block Erase<br>Suspended | | I <sub>PPS</sub> | V <sub>PP</sub> Standby<br>/Read | 1 | | ± 1 | ± 10 | | ± 3 | ± 10 | μА | V <sub>PP</sub> ≤ V <sub>CC</sub> | | I <sub>PPR</sub> | Current | <u> </u> | | 30 | 200 | | 70 | 200 | μА | $V_{PP} > V_{CC}$ | | I <sub>PPD</sub> | V <sub>PP</sub> Deep<br>Power-<br>Down Current | 1 | | 0.2 | 5 | | 0.2 | 5 | μА | RP# = GND ± 0.2V | # **5.4 DC Characteristics** (Continued) $V_{CC}$ = 5V $\pm$ 0.5V, 5V $\pm$ 0.25V, $T_A$ = 0°C to +70°C, -40°C to +85°C 3/5# = Pin Set Low for 5V Operations | | | Temp | Co | mmerc | ial | Extended | | | | | |-------------------|--------------------------------------------------------|-------|------|-------|--------------------------|----------|-----|--------------------------|-------|----------------------------------------------------------| | Sym | Parameter | Notes | Min | Тур | Max | Min | Тур | Max | Units | Test Conditions | | I <sub>PPW</sub> | V <sub>PP</sub> Program<br>Current for<br>Word or Byte | 1,6 | | 7 | 12 | | 7 | 12 | mA | V <sub>PP</sub> = 12V ± 5%<br>Program in<br>Progress | | | | | | 17 | 22 | | 17 | 22 | mA | V <sub>PP</sub> = 5V ± 10%<br>Program in<br>Progress | | I <sub>PPE</sub> | V <sub>PP</sub> Block<br>Erase<br>Current | 1,6 | | 5 | 10 | | 5 | 10 | mA | V <sub>PP</sub> = 12V ± 5%<br>Block Erase in<br>Progress | | | | | | 16 | 20 | | 16 | 20 | mA | V <sub>PP</sub> = 5V ± 10%<br>Block Erase in<br>Progress | | I <sub>PPES</sub> | V <sub>PP</sub> Erase<br>Suspend<br>Current | 1 | | 30 | 200 | | 30 | 200 | μА | $V_{PP} = V_{PPH1}$ or $V_{PPH2}$ Block Erase Suspended | | V <sub>IL</sub> | Input Low<br>Voltage | 6 | -0.5 | | 0.8 | | | 0.8 | ٧ | | | V <sub>IH</sub> | Input High<br>Voltage | 6 | 2.0 | | V <sub>CC</sub> +<br>0.5 | | | V <sub>CC</sub> +<br>0.5 | V | | ### 5.4 DC Characteristics (Continued) $V_{CC}$ = 5V ± 0.5V, 5V ± 0.25V, $T_A$ = 0°C to +70°C, -40°C to +85°C 3/5# = Pin Set Low for 5V Operations | | | Temp | Comm/Extended | | | | | |------------------------------------------|-------------------------------------------------------|-------|-------------------------|------|------|-------|------------------------------------------------| | Sym | Parameter | Notes | Min | Тур | Max | Units | Test Conditions | | V <sub>OL</sub> | Output Low Voltage | 6 | | | 0.45 | ٧ | $V_{CC} = V_{CC} Min$<br>$I_{OL} = 5.8 mA$ | | V <sub>OH</sub> 1 Output High<br>Voltage | | 6 | 0.85<br>V <sub>CC</sub> | | | ٧ | $V_{CC} = V_{CC} Min$<br>$I_{OH} = -2.5 mA$ | | V <sub>OH</sub> 2 | | 6 | V <sub>CC</sub> – 0.4 | | | | $V_{CC} = V_{CC} Min$<br>$I_{OH} = -100 \mu A$ | | V <sub>PPLK</sub> | V <sub>PP</sub> Program/Erase<br>Lock Voltage | 3,6 | 0.0 | | 1.5 | V | | | V <sub>PPH1</sub> | V <sub>PP</sub> during<br>Program/Erase<br>Operations | | 4.5 | 5.0 | 5.5 | ٧ | | | V <sub>PPH2</sub> | V <sub>PP</sub> during<br>Program/Erase<br>Operations | | 11.4 | 12.0 | 12.6 | ٧ | | | V <sub>LKO</sub> | V <sub>CC</sub> Program/Erase<br>Lock Voltage | | 2.0 | | | ٧ | | #### NOTES: - All currents are in RMS unless otherwise noted. Typical values at V<sub>CC</sub> = 5V, V<sub>PP</sub> = 12V or 5V, T = 25°C. These currents are valid for all product versions (package and speeds) and are specified for a CMOS rise/fall time (10% to 90%) of <5 ns and a TTL rise/fall time of <10 ns.</li> - 2. I<sub>CCES</sub> is specified with the device de-selected. If the device is read while in erase suspend mode, current draw is the sum of I<sub>CCES</sub> and I<sub>CCR</sub>. - 3. Block erases, word/byte programs and lock block operations are inhibited when $V_{PP} \le V_{PPLK}$ and not guaranteed in the ranges between $V_{PPLK}$ (max) and $V_{PPH1}$ (min), between $V_{PPH1}$ (max) and $V_{PPH2}$ (min) and above $V_{PPH2}$ (max). - 4. Automatic Power Saving (APS) reduces $\rm I_{CCR}$ to 1 mA typical in Static operation. - 5. CMOS Inputs are either $V_{CC} \pm 0.2V$ or GND $\pm 0.2V$ . TTL Inputs are either $V_{IL}$ or $V_{IH}$ . - 6. Sampled, not 100% tested. Guaranteed by design. #### 5.5 Timing Nomenclature All 3.3V system timings are measured from where signals cross 1.5V. For 5V systems use the standard JEDEC cross point definitions (standard testing) or from where signals cross 1.5V (high speed testing). Each timing parameter consists of 5 characters. Some common examples are defined below: $t_{\text{CE}} \qquad t_{\text{ELQV}} \, \text{time(t) from CE\# (E) going low (L) to the outputs (Q) becoming valid (V)}$ $t_{\text{OE}} \qquad t_{\text{GLQV}} \, \text{time(t) from OE \# (G) going low (L) to the outputs (Q) becoming valid (V)}$ $t_{ACC}$ $t_{AVQV}$ time(t) from address (A) valid (V) to the outputs (Q) becoming valid (V) $t_{AS}$ $t_{AVWH}$ time(t) from address (A) valid (V) to WE# (W) going high (H) $t_{DH}$ $t_{WHDX}$ time(t) from WE# (W) going high (H) to when the data (D) can become undefined (X) | UII **I | IDA (7 | | ` ' | |---------|---------------------------------|---|-----------------------------------| | | Pin Characters | | Pin States | | Α | Address Inputs | Н | High | | D | Data Inputs | L | Low | | Q | Data Outputs | V | Valid | | E | CE# (Chip Enable) | Х | Driven, but Not Necessarily Valid | | F | BYTE# (Byte Enable) | Z | High Impedance | | G | OE# (Output Enable) | | | | w | WE# (Write Enable) | | | | Р | RP# (Deep Power-Down Pin) | | | | R | RY/BY# (Ready Busy) | | | | V | Any Voltage Level | | | | Υ | 3/5# Pin | | | | 5V | V <sub>CC</sub> at 4.5V Minimum | | | | 3V | V <sub>CC</sub> at 3.0V Minimum | | | ## 5.6 AC Characteristics—Read Only Operations(1) $V_{CC}$ = 3.3V ± 0.3V, $T_A$ = 0°C to +70°C, -40°C to +85°C | | 7 A | Temp | Com | mercial | Exte | nded | Comn | nercial | | |-------------------|------------------------------------------------------------------------------|-------|--------------------------|--------------------------|------|------|------|---------|-------| | Sym | Parameter | Speed | - | -75 | -1 | 00 | -1 | 20 | Units | | | | Notes | Min | Max | Min | Max | Min | Max | | | t <sub>AVAV</sub> | Read Cycle Time | | 75<br>85 <sup>(10)</sup> | | 100 | | 120 | | ns | | t <sub>AVQV</sub> | Address to Output Delay | | | 75<br>85 <sup>(10)</sup> | | 100 | | 120 | ns | | t <sub>ELQV</sub> | CE# to Output Delay | 2,8 | | 75<br>85 <sup>(10)</sup> | | 100 | | 120 | ns | | t <sub>PHQV</sub> | RP# High to Output<br>Delay | | | 480 | | 620 | | 620 | ns | | t <sub>GLQV</sub> | OE# to Output Delay | 2 | | 40 | | 45 | | 45 | ns | | t <sub>ELQX</sub> | CE# to Output in Low Z | 3,8 | 0 | | 0 | | 0 | | ns | | t <sub>EHQZ</sub> | CE# to Output in High Z | 3,8 | | 30 | | 50 | | 50 | ns | | t <sub>GLQX</sub> | OE# to Output in Low Z | 3 | 0 | | 0 | | 0 | | ns | | t <sub>GHQZ</sub> | OE# to Output in High Z | 3 | | 20 | | 20 | | 20 | ns | | t <sub>OH</sub> | Output Hold from<br>Address, CE# or OE#<br>Change, Whichever<br>Occurs First | 3,8 | 0 | | 0 | | 0 | | ns | | t <sub>FLQV</sub> | BYTE# to Output Delay | 3 | | 75<br>85 <sup>(10)</sup> | | | 100 | 120 | ns | | t <sub>FLQZ</sub> | BYTE# Low to Output in High Z | 3 | | 30 | | | 30 | 30 | ns | | t <sub>ELFL</sub> | CE# Low to BYTE# High<br>or Low | 3,8 | | 5 | | | 5 | 5 | ns | ## **Extended Status Register Reads** | t <sub>AVEL</sub> | Address Setup to CE#<br>Going Low | 3,4,<br>8,9 | 0 | 0 | 0 | ns | |-------------------|-----------------------------------|-------------|---|---|---|----| | t <sub>AVGL</sub> | Address Setup to OE#<br>Going Low | 3,4,9 | 0 | 0 | 0 | ns | ## 5.6 AC Characteristics—Read Only Operations(1) (Continued) $V_{CC}$ = 5V ± 0.5V, 5V ± 0.25V, $T_A$ = 0°C to +70°C, -40°C to +85°C | | V ± 0.3 V, 3 V ± 0.23 V, 1 A = | Temp | | | nercial | | Com | m/Ext | | |-------------------|------------------------------------------------------------------------------|-------|------|-----|---------|------------------------------------------|------|-------|-------| | | | Speed | - | 65 | | 70 | _ | 80 | | | Sym | Parameter | Vcc | 5V ± | 5%V | 5V ± | 10% | 5V ± | 10% | Units | | | | Load | 30 | pF | 50 | pF | 50 | pF | | | | | Notes | Min | Max | Min | Max | Min | Max | | | t <sub>AVAV</sub> | Read Cycle Time | | 65 | | 70 | | 80 | | ns | | t <sub>AVQV</sub> | Address to Output Delay | | | 65 | | 70 | | 80 | ns | | $t_{\text{ELQV}}$ | CE# to Output Delay | 2,8 | | 65 | | 70 | | 80 | ns | | t <sub>PHQV</sub> | RP# to Output Delay | | | 400 | | 480 <sup>(6)</sup><br>400 <sup>(7)</sup> | | 480 | ns | | t <sub>GLQV</sub> | OE# to Output Delay | 2 | | 30 | | 30 <sup>(6)</sup><br>35 <sup>(7)</sup> | | 35 | ns | | $t_{\text{ELQX}}$ | CE# to Output in Low Z | 3,8 | 0 | | 0 | | 0 | | ns | | t <sub>EHQZ</sub> | CE# to Output in High Z | 3,8 | | 25 | | 25 | | 30 | ns | | t <sub>GLQX</sub> | OE# to Output in Low Z | 3 | 0 | | 0 | | 0 | | ns | | t <sub>GHQZ</sub> | OE# to Output in High Z | 3 | | 15 | | 15 | | 20 | ns | | t <sub>OH</sub> | Output Hold from<br>Address, CE# or OE#<br>Change, Whichever<br>Occurs First | 3,8 | 0 | | 0 | | 0 | | ns | | t <sub>FLQV</sub> | BYTE# to Output Delay | 3 | | 65 | | 70 | | 80 | ns | | t <sub>FHQV</sub> | | | | | | | | | | | t <sub>FLQZ</sub> | BYTE# Low to Output in High Z | 3 | | 25 | | 25 | | 30 | ns | | t <sub>ELFL</sub> | CE# Low to BYTE#<br>High or Low | 3,8 | | 5 | | 5 | | 5 | ns | ## **Extended Status Register Reads** | t <sub>AVEL</sub> | Address Setup to CE#<br>Going Low | 3,4,8,9 | 0 | 0 | 0 | ns | |-------------------|-----------------------------------|---------|---|---|---|----| | t <sub>AVGL</sub> | Address Setup to OE#<br>Going Low | 3,4,9 | 0 | 0 | 0 | ns | #### 28F016SV FlashFile™ MEMORY #### NOTES: - 1. See AC Input/Output Reference Waveforms for timing measurements, Figures 7 and 8. - 2. OE# may be delayed up to $t_{ELQV}$ - $t_{GLQV}$ after the falling edge of CE#, without impacting $t_{ELQV}$ . - 3. Sampled, not 100% tested. Guaranteed by design - 4. This timing parameter is used to latch the correct BSR data onto the outputs. - 5. Device speeds are defined as: 65/70 ns at $V_{CC}$ = 5V equivalent to 75 ns at $V_{CC}$ = 3.3V 70/80 ns at $V_{CC}$ = 5V equivalent to 120 ns at $V_{CC}$ = 3.3V - 6. See the high speed AC Input/Output Reference Waveforms and AC Testing Load Circuit. - 7. See the standard AC Input/Output Reference Waveforms and AC Testing Load Circuit. - 8. CE<sub>X</sub># is defined as the latter of CE<sub>0</sub># or CE<sub>1</sub># going low, or the first of CE<sub>0</sub># or CE<sub>1</sub># going high. - 9. The address setup requirement for Extended Status Register reads must only be met referenced to the falling edge of the last control signal to become active (CE<sub>0</sub>#, CE<sub>1</sub># or OE#). For example, if CE<sub>0</sub># and CE<sub>1</sub># are activated prior to OE# for an Extended Status Register read, specification t<sub>AVGL</sub> must be met. On the other hand, if either CE<sub>0</sub># or CE<sub>1</sub># (or both) are activated after OE#, specification t<sub>AVEL</sub> must be referenced. - 10. Page Buffer Reads only. Figure 12. Read Timing Waveforms Figure 13. BYTE# Timing Waveforms #### 5.7 Power-Up and Reset Timings Figure 14. V<sub>CC</sub> Power-Up and RP# Reset Waveforms | Symbol | Parameter | Notes | Min | Max | Unit | |----------------------------------------|---------------------------------------------------------------------------|-------|-----|-----|------| | t <sub>PLYL</sub><br>t <sub>PLYH</sub> | RP# Low to 3/5# Low (High) | | 0 | | μs | | tylph<br>tyhph | 3/5# Low (High) to RP# High | 1 | 2 | | μs | | t <sub>PL5V</sub><br>t <sub>PL3V</sub> | RP# Low to $V_{CC}$ at 4.5V minimum (to $V_{CC}$ at 3.0V min or 3.6V max) | 2 | 0 | | μs | | t <sub>PHEL3</sub> | RP# High to CE# Low (3.3V V <sub>CC</sub> ) | 1 | 405 | | ns | | t <sub>PHEL5</sub> | RP# High to CE# Low (5V V <sub>CC</sub> ) | 1 | 330 | | ns | | tavqv | Address Valid to Data Valid for $V_{CC} = 5V \pm 10\%$ | 3 | | 70 | ns | | t <sub>PHQV</sub> | RP# High to Data Valid for $V_{CC} = 5V \pm 10\%$ | 3 | | 400 | ns | #### NOTES: CE<sub>0</sub>#, CE<sub>1</sub># and OE# are switched low after Power-Up. - The t<sub>VLPH</sub> and/or t<sub>YHPH</sub> times must be strictly followed to guarantee all other read and program specifications for the 28F016SV. - 2. The power supply may start to switch concurrently with RP# going low. - The address access time and RP# high to data valid time are shown for 5V V<sub>CC</sub> operation of the 28F016SV-070 (Standard Test Configuration). Refer to the AC Characteristics-Read Only Operations for 3.3V V<sub>CC</sub> and 5V V<sub>CC</sub> (High Speed Test Configuration) values. ## 5.8 AC Characteristics for WE#—Controlled Command Write Operations(1) $V_{CC} = 3.3V \pm 0.3V$ , $T_A = 0$ °C to +70 °C; -40 °C to +85 °C | | | Temp | Cor | nmerci | al | E | xtende | ed | Co | mmer | ial | | |----------------------------|-----------------------------------------------------------------------------------------------|-------|-------------------------|--------|-----|-----|--------|-----|-----|------|-----|------| | Sym | Parameter | Speed | | -75 | | | -100 | | | -120 | | Unit | | | | Notes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | <sup>t</sup> avav | Write Cycle Time | | 75 | | | 100 | | | 120 | | | ns | | t <sub>VPWH</sub> 1,2 | V <sub>PP</sub> Setup to WE#<br>Going High | 3 | 100 | | | 100 | | | 100 | | | ns | | <sup>t</sup> PHEL | RP# Setup to CE#<br>Going Low | 3,7 | 480 | | | 480 | | | 480 | | | ns | | <sup>t</sup> ELWL | CE# Setup to WE#<br>Going Low | 3,7 | 0<br>10 <sup>(12)</sup> | | | 10 | | | 10 | | | ns | | <sup>t</sup> AVWH | Address Setup to WE#<br>Going High | 2,6 | 60 | | | 70 | | | 75 | | | ns | | <sup>t</sup> D <b>VW</b> H | Data Setup to WE#<br>Going High | 2,6 | 60 | | | 70 | | | 75 | | | ns | | t <sub>WLWH</sub> | WE# Pulse Width | | 60 | | | 70 | | | 75 | | | ns | | <sup>t</sup> whdx | Data Hold from WE#<br>High | 2 | 5 | | | 10 | | | 10 | | | ns | | <sup>t</sup> whax | Address Hold from<br>WE# High | 2 | 5 | | | 10 | | | 10 | | | ns | | <sup>t</sup> wheh | CE# Hold from WE#<br>High | 3,7 | 5 | | | 10 | | | 10 | | | ns | | t <sub>WHWL</sub> | WE# Pulse Width High | | 15 | | | 30 | | | 45 | | | ns | | <sup>†</sup> GH <b>W</b> L | Read Recovery before Write | 3 | 0 | | | 0 | | | 0 | | | ns | | <sup>t</sup> whrl | WE# High to RY/BY#<br>Going Low | 3 | | | 100 | | | 100 | | | 100 | ns | | <sup>†</sup> RHPL | RP# Hold from Valid<br>Status Register (CSR,<br>GSR, BSR) Data and<br>RY/BY# High | 3 | 0 | | | 0 | | | 0 | | | ns | | t <sub>PH<b>W</b>L</sub> | RP# High Recovery to<br>WE# Going Low | 3 | 0.480 | | | 1 | | | 1 | | | μs | | <sup>t</sup> <b>w</b> HGL | Write Recovery before<br>Read | | 55 | | | 75 | | | 95 | | | ns | | t <sub>QVVL</sub> 1,2 | V <sub>PP</sub> Hold from Valid<br>Status Register (CSR,<br>GSR, BSR) Data and<br>RY/BY# High | 3 | 0 | | | 0 | | | 0 | | | μs | # 5.8 AC Characteristics for WE#—Controlled Command Write Operations(1) $V_{CC}$ = 3.3V ± 0.3V, $T_A$ = 0°C to +70°C; -40°C to +85°C | | | Temp | Cor | E | xtende | ed | Co | ial | | | | | |---------------------|--------------------------------------|--------------|-----|-----|--------|-----|------|-----|-----|------|-----|------| | Sym | Parameter | Speed | | -75 | | | -100 | | | -120 | | Unit | | | | Notes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | t <sub>WHQV</sub> 1 | Duration of Program<br>Operation | 3,4,5,<br>11 | 5 | 9 | TBD | 5 | 9 | TBD | 5 | 9 | TBD | μs | | t <sub>WHQV</sub> 2 | Duration of Block Erase<br>Operation | 3,4 | 0.3 | 0.8 | 10 | 0.3 | 0.8 | 10 | 0.3 | 0.8 | 10 | sec | # 5.8 AC Characteristics for WE#—Controlled Command Write Operations(1) (Continued) $V_{CC}$ = 5V ± 0.5V, 5V ± 0.25V, $T_A$ = 0°C to +70°C, -40°C to +85°C | | | Temp | | | Comn | nercial | | | E | xtende | ed . | | |---------------------|--------------------------------------------------------------------------------------|-------|-----|---------|------|-------------------------------------------|---------|-----|-----|--------|------|------| | | | Speed | | -65 | | | -70 | | | -80 | | | | Sym | Parameter | Vcc | | 5V ± 5% | 6 | 5 | V ± 10° | % | 5 | V ± 10 | % | Unit | | | | Load | | 30 pF | | | 50 pF | | | 50 pF | | | | | | Notes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | t <sub>AVAV</sub> | Write Cycle Time | | 65 | | | 70 | | | 80 | | | ns | | t <sub>VPWH</sub> 1 | V <sub>PP</sub> Setup to WE#<br>Going High | 3 | 100 | | | 100 | | | 100 | | | ns | | t <sub>PHEL</sub> | RP# Setup to CE#<br>Going Low | 3,7 | 300 | | | 480 <sup>(9)</sup><br>300 <sup>(10)</sup> | | | 480 | | | ns | | t <sub>ELWL</sub> | CE# Setup to WE#<br>Going Low | 3,7 | 0 | | | 0 | | | 0 | | | ns | | t <sub>AVWH</sub> | Address Setup to<br>WE# Going High | 2,6 | 40 | | | 50 <sup>(9)</sup><br>40 <sup>(10)</sup> | | | 50 | | | ns | | t <sub>DVWH</sub> | Data Setup to<br>WE# Going High | 2,6 | 40 | | | 50 <sup>(9)</sup><br>40 <sup>(10)</sup> | | | 50 | | | ns | | t <sub>WLWH</sub> | WE# Pulse Width | | 40 | | | 40 <sup>(9)</sup><br>45 <sup>(10)</sup> | | | 50 | | | ns | | t <sub>whox</sub> | Data Hold from<br>WE# High | 2 | 0 | | | 0 | | | 0 | | | ns | | t <sub>WHAX</sub> | Address Hold from<br>WE# High | 2 | 5 | | | 10 | | | 10 | | | ns | | t <sub>WHEH</sub> | CE# Hold from<br>WE# High | 3,7 | 5 | | | 10 <sup>(9)</sup><br>5 <sup>(10)</sup> | | | 10 | | | ns | | t <sub>WHWL</sub> | WE# Pulse Width<br>High | | 15 | | | 30 <sup>(9)</sup><br>15 <sup>(10)</sup> | | | 30 | | | ns | | t <sub>GHWL</sub> | Read Recovery before Write | 3 | 0 | | | 0 | | | 0 | | | ns | | t <sub>WHRL</sub> | WE# High to<br>RY/BY# Going<br>Low | 3 | | | 100 | | | 100 | | | 100 | ns | | t <sub>RHPL</sub> | RP# Hold from<br>Valid Status<br>Register (CSR,<br>GSR, BSR) Data<br>and RY/BY# High | 3 | 0 | | | 0 | | | 0 | | | ns | #### 5.8 AC Characteristics for WE#—Controlled Command Write Operations(1) (Continued) $V_{CC} = 5V \pm 0.5V$ , $5V \pm 0.25V$ , $T_A = 0$ °C to +70 °C, -40 °C to +85 °C | | | Temp | | | Com | mercial | | | E | Extende | d | | |---------------------|--------------------------------------------------------------------------------------------------|--------------|-------------|---------|-----|-------------------------------------------|------------|-----|-----|----------|-----|------| | | | Speed | | -65 | | | <b>-70</b> | | | | | | | Sym | Parameter | Vcc | | 5V ± 5% | • | 5\ | / ± 10% | | | 5V ± 10% | 6 | Unit | | | | Load | | 30 pF | | | 50 pF | | | 50 pF | | | | | | Notes | Min Typ Max | | Min | Тур | Max | Min | Тур | Max | | | | t <sub>PHWL</sub> | RP# High<br>Recovery to WE#<br>Going Low | 3 | 0.300 | | | 1 <sup>(9)</sup><br>0.300 <sup>(10)</sup> | | | 1 | | | μs | | <sup>t</sup> wHGL | Write Recovery<br>before Read | | 55 | | | 60 | | | 65 | | | ns | | t <sub>QVVL</sub> 1 | V <sub>PP</sub> Hold from<br>Valid Status<br>Register (CSR,<br>GSR, BSR) Data<br>and RY/BY# High | 3 | 0 | | | 0 | | | 0 | | | μѕ | | t <sub>WHQV</sub> 1 | Duration of<br>Program Operation | 3,4,5,<br>11 | 4.5 | 6 | TBD | 4.5 | 6 | TBD | 4.5 | 6 | TBD | μs | | t <sub>WHQV</sub> 2 | Duration of Block<br>Erase Operation | 3,4 | 0.3 | 0.6 | 10 | 0.3 | 0.6 | 10 | 0.3 | 0.6 | 10 | sec | #### NOTES: - 1. Read timings during program and erase are the same as for normal read. - 2. Refer to command definition tables for valid address and data values. - 3. Sampled, not 100% tested. Guaranteed by design. - 4. Program/erase durations are measured to valid Status Register (CSR) Data. $V_{PP} = 12V \pm 0.6V$ . - 5. Word/byte program operations are typically performed with 1 Programming Pulse. - 6. Address and Data are latched on the rising edge of WE# for all command write operations. - 7. $CE_X\#$ is defined as the latter of $CE_0\#$ or $CE_1\#$ going low, or the first of $CE_0\#$ or $CE_1\#$ going high. - 8. Device speeds are defined as: 65/70 ns at V $_{\rm CC}$ = 5V equivalent to 75 ns at V $_{\rm CC}$ = 3.3V 70/80 ns at V $_{\rm CC}$ = 5V equivalent to 120 ns at V $_{\rm CC}$ = 3.3V - 9. See the high speed AC Input/Output Reference Waveforms and AC Testing Load Circuit. - 10. See the standard AC Input/Output Reference Waveforms and AC Testing Load Circuit. - 11. The TBD information will be available in a technical paper. Please contact Intel's Application Hotline or your local sales office for more information. - 12. Page Buffer Programs only. Figure 15. AC Waveforms for Command Write Operations ## 5.9 AC Characteristics for CE#—Controlled Command Write Operations(1) $V_{CC} = 3.3V \pm 0.3V, T_A = 0^{\circ}C + 70^{\circ}C, -40^{\circ}C + 85^{\circ}C$ | | | Temp | Con | nmerc | ial | Е | xtende | ed | Co | mmer | cial | | |-----------------------|--------------------------------------------------------------------------------------|-------|-------|-------|-----|-----|--------|-----|-----|------|------|------| | Sym | Parameter | Speed | | -80 | | | -100 | | | -120 | | Unit | | | | Notes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | t <sub>AVAV</sub> | Write Cycle Time | | 80 | | | 100 | | | 120 | | | ns | | t <sub>VPEH</sub> 1,2 | V <sub>PP</sub> Setup to CE#<br>Going High | 3,7 | 100 | | | 100 | | | 100 | | | ns | | t <sub>PHWL</sub> | RP# Setup to WE#<br>Going Low | 3 | 480 | | | 480 | | | 480 | | | ns | | t <sub>WLEL</sub> | WE# Setup to CE#<br>Going Low | 3,7 | 0 | | | 0 | | | 0 | | | ns | | t <sub>AVEH</sub> | Address Setup to<br>CE# Going High | 2,6,7 | 60 | | | 70 | | | 75 | | | ns | | t <sub>DVEH</sub> | Data Setup to CE#<br>Going High | 2,6,7 | 60 | | | 70 | | | 75 | | | ns | | teleh | CE# Pulse Width | 7 | 65 | | | 70 | | | 75 | | | ns | | t <sub>EHDX</sub> | Data Hold from CE#<br>High | 2,7 | 10 | | | 10 | | | 10 | | | ns | | t <sub>EHAX</sub> | Address Hold from<br>CE# High | 2,7 | 10 | | | 30 | | | 10 | | | ns | | t <sub>EHWH</sub> | WE# hold from CE#<br>High | 3 | 5 | | | 0 | | | 10 | | | ns | | t <sub>EHEL</sub> | CE# Pulse Width<br>High | 7 | 15 | | | | | 100 | 45 | | | ns | | t <sub>GHEL</sub> | Read Recovery<br>before Write | 3 | 0 | | | 0 | | | 0 | | | ns | | t <sub>EHRL</sub> | CE# High to<br>RY/BY# Going Low | 3,7 | | | 100 | 1 | | | | | 100 | ns | | t <sub>RHPL</sub> | RP# Hold from<br>Valid Status<br>Register (CSR,<br>GSR, BSR) Data<br>and RY/BY# High | 3 | 0 | | | 75 | | | 0 | | | ns | | t <sub>PHEL</sub> | RP# High Recovery<br>to CE# Going Low | 3,7 | 0.480 | | | 0 | | | 1 | | | μs | | t <sub>EHGL</sub> | Write Recovery before Read | | 55 | | | | | | 95 | | | ns | # **5.9 AC Characteristics for CE#—Controlled Command Write Operations**(1) (Continued) $V_{CC} = 3.3V \pm 0.3V$ , $T_A = 0 \,^{\circ}\text{C} + 70 \,^{\circ}\text{C}$ , $-40 \,^{\circ}\text{C} + 85 \,^{\circ}\text{C}$ | | | Temp | Con | nmerc | ial | Е | xtende | ed | Со | mmer | cial | | |-----------------------|--------------------------------------------------------------------------------------------------|----------|-----|-------|-----|-----|--------|-----|-----|------|------|------| | Sym | Parameter | Speed | | -80 | | | -100 | | | -120 | | Unit | | | | Notes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | t <sub>QVVL</sub> 1,2 | V <sub>PP</sub> Hold from Valid<br>Status Register<br>(CSR, GSR, BSR)<br>Data and RY/BY#<br>High | 3 | 0 | | | | | | 0 | | | μѕ | | t <sub>EHQV</sub> 1 | Duration of Program<br>Operation | 3,4,5,11 | 5 | 9 | TBD | 5 | 9 | TBD | 5 | 9 | TBD | μs | | t <sub>EHQV</sub> 2 | Duration of Block<br>Erase Operation | 3,4 | 0.3 | 0.8 | 10 | 0.3 | 0.8 | 10 | 0.3 | 0.8 | 10 | sec | ## 5.9 AC Characteristics for CE#—Controlled Command Write Operations<sup>(1)</sup> (Continued) $V_{CC}$ = 5V ± 0.5V, 5V ± 0.25V, $T_A$ = 0° to +70°C, -40°C to +85°C | | | Temp | | | Com | mercial | | | Е | xtende | ed | | |--------------------------|--------------------------------------------------------------------------------------|-------|-------|---------|-------|-------------------------------------------|-----|-------|-----|---------|-----|------| | | | Speed | | -65 | | | -70 | | | -80 | | | | Sym | Parameter | Vcc | | 5V ± 5% | , | 5V ± 10% | | | 5 | y ± 10° | % | Unit | | | | Load | 30 pF | | 50 pF | | | 50 pF | | | | | | | | Notes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | † <sub>AVAV</sub> | Write Cycle Time | | 65 | | | 70 | | | 80 | | | ns | | t <sub>VPEH</sub> 1,2 | V <sub>PP</sub> Setup to CE#<br>Going High | 3,7 | 100 | | | 100 | | | 100 | | | ns | | t <sub>PH<b>W</b>L</sub> | RP# Setup to WE#<br>Going Low | 3 | 300 | | | 480 <sup>(9)</sup><br>300 <sup>(10)</sup> | | | 480 | | | ns | | <sup>t</sup> WLEL | WE# Setup to CE#<br>Going Low | 3,7 | 0 | | | 0 | | | 0 | | | ns | | <sup>t</sup> AVEH | Address Setup to CE# Going High | 2,6,7 | 40 | | | 50 <sup>(9)</sup><br>45 <sup>(10)</sup> | | | 50 | | | ns | | <sup>t</sup> DVEH | Data Setup to CE#<br>Going High | 2,6,7 | 40 | | | 50 <sup>(9)</sup><br>45 <sup>(10)</sup> | | | 50 | | | ns | | t <sub>ELEH</sub> | CE# Pulse Width | 7 | 45 | | | 45 <sup>(9)</sup><br>50 <sup>(10)</sup> | | | 50 | | | ns | | t <sub>EHDX</sub> | Data Hold from CE#<br>High | 2,7 | 0 | | | 0 | | | 0 | | | ns | | t <sub>EHAX</sub> | Address Hold from<br>CE# High | 2,7 | 10 | | | 10 | | | 10 | | | ns | | t <sub>EH<b>W</b>H</sub> | WE# Hold from CE#<br>High | 3,7 | 5 | | | 10 <sup>(9)</sup><br>5 <sup>(10)</sup> | | | 10 | | | ns | | t <sub>EHEL</sub> | CE# Pulse Width<br>High | 7 | 15 | | | 30 <sup>(9)</sup><br>15 <sup>(10)</sup> | | | 30 | | | ns | | t <sub>GHEL</sub> | Read Recovery before Write | 3 | 0 | | | 0 | | | 0 | | | ns | | t <sub>EHRL</sub> | CE# High to RY/BY#<br>Going Low | 3,7 | | | 100 | | | 100 | | | 100 | ns | | <sup>†</sup> RHPL | RP# Hold from Valid<br>Status Register<br>(CSR, GSR, BSR)<br>Data and RY/BY#<br>High | 3 | 0 | | | 0 | | | 0 | | | ns | ### 5.9 AC Characteristics for CE#—Controlled Command Write Operations(1) (Continued) $V_{CC} = 5V \pm 0.5V$ , $5V \pm 0.25V$ , $T_A = 0^{\circ}$ to $+70^{\circ}C$ , $-40^{\circ}C$ to $+85^{\circ}C$ | | | Temp | | | Com | mercial | | | Е | xtende | d | | |-----------------------|----------------------------------------------------------------------------------------------|----------|-------|---------|-----|-------------------------------------------|-------|-----|----------|--------|-----|------| | | | Speed | | -65 | | <b>–70</b> | | | -80 | | | | | Sym | Parameter | Vcc | | 5V ± 5% | , | 5V ± 10% | | | 5V ± 10% | | | Unit | | | | Load | | 30 pF | | | 50 pF | | | 50 pF | | | | | | Notes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | t <sub>PHEL</sub> | RP# High Recovery to CE# Going Low | 3,7 | 0.300 | | | 1 <sup>(9)</sup><br>0.300 <sup>(10)</sup> | | | 1 | | | μs | | t <sub>EHGL</sub> | Write Recovery<br>before Read | | 55 | | | 60 | | | 65 | | | ns | | t <sub>QVVL</sub> 1,2 | V <sub>PP</sub> Hold from Valid<br>Status Register<br>(CSR, GSR, BSR)<br>Data at RY/BY# High | 3 | 0 | | | 0 | | | 0 | | | μs | | t <sub>EHQV</sub> 1 | Duration of Program<br>Operation | 3,4,5,11 | 4.5 | 6 | TBD | 4.5 | 6 | TBD | 4.5 | 6 | TBD | μs | | t <sub>EHQV</sub> 2 | Duration of Block<br>Erase Operation | 3,4 | 0.3 | 0.6 | 10 | 0.3 | 0.6 | 10 | 0.3 | 0.6 | 10 | sec | #### NOTES - 1. Read timings during program and erase are the same as for normal read. - 2. Refer to command definition tables for valid address and data values. - 3. Sampled, not 100% tested. Guaranteed by design. - 4. Program/erase durations are measured to valid Status Data. $V_{PP} = 12V \pm 0.6V$ . - 5. Word/byte program operations are typically performed with 1 Programming Pulse. - 6. Address and Data are latched on the rising edge of CE# for all command write operations. - 7. $CE_X$ # is defined as the latter of $CE_0$ # or $CE_1$ # going low, or the first of $CE_0$ # or $CE_1$ # going high. - 8. Device speeds are defined as: 65/70 ns at $V_{CC}$ = 5V equivalent to 75 ns at $V_{CC}$ = 3.3V 70/80 ns at $V_{CC}$ = 5V equivalent to 120 ns at $V_{CC}$ = 3.3V - 9. See the high speed AC Input/Output Reference Waveforms and AC Testing Load Circuit. - 10. See the standard AC Input/Output Reference Waveforms and AC Testing Load Circuit. - 11. The TBD information will be available in a technical paper. Please contact Intel's Application Hotline or your local sales office for more information. Figure 16. Alternate AC Waveforms for Command Write Operations #### 5.10 AC Characteristics for WE#—Controlled Page Buffer Write Operations(1) $V_{CC}$ = 3.3V ± 0.3V, $T_A$ = 0°C to +70°C, -40°C to +85°C | | | Temp Commercial/Extended | | | | | |-------------------|--------------------------------|--------------------------|-----|------|-----|----| | Sym | Parameter | Speed | -7 | Unit | | | | | | Notes | Min | Тур | Max | | | t <sub>AVWL</sub> | Address Setup to WE# Going Low | 2 | 0 | | | ns | $V_{CC}$ = 5V ± 0.5V, 5V ± 0.25V, $T_A$ = 0°C to +70°C, -40°C to +85°C | | | Temp | Commercial | | | | | Comm/Ext | | | | | |-------------------|-----------------------------------|-------|------------|---------|------------|----------|-----|----------|----------|-----|-----|------| | | | Speed | <b>–65</b> | | <b>–70</b> | | | -80 | | | | | | Sym | Parameter | Vcc | į | 5V ± 5% | | 5V ± 10% | | | 5V ± 10% | | | Unit | | | | Load | | 30 pF | | 50 pF | | | 50 pF | | | | | | | Notes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | t <sub>AVWL</sub> | Address Setup to<br>WE# Going Low | 2 | 0 | | 0 | | | 0 | | | ns | | #### NOTES: - 1. All other specifications for WE#—Controlled Write Operations can be found in section 5.8. - 2. Address must be valid during the entire WE# low pulse. - 3. Device speeds are defined as: 65/70 ns at $V_{CC} = 5V$ equivalent to 75 ns at $V_{\rm CC}$ = 3.3V 70/80 ns at $V_{CC} = 5V$ equivalent to 120 ns at $V_{CC} = 3.3V$ - 4. See the high speed AC Input/Output Reference Waveforms and AC Testing Load Circuit. - 5. See the standard AC Input/Output Reference Waveforms and AC Testing Load Circuit. Figure 17. WE#—Controlled Page Buffer Write Timing Waveforms (Loading Data to the Page Buffer) #### 5.11 AC Characteristics for CE#—Controlled Page Buffer Write Operations(1) $V_{CC}$ = 3.3V ± 0.3V, $T_A$ = 0°C to +70°C, -40°C to +85°C | | | Temp | Com | | | | |-------------------|--------------------------------|-------|-----|--------------|-----|------| | Sym | Parameter | Speed | -7 | 75, –100, –1 | 20 | Unit | | | | Notes | Min | Тур | Max | | | t <sub>AVEL</sub> | Address Setup to CE# Going Low | 2,3 | 0 | | | ns | $V_{CC}$ = 5V ± 0.5V, 5V ± 0.25V, $T_A$ = 0°C to +70°C, -40°C to +85°C | | | Temp | Commercial | | | | | C | Comm/Ext | | | | |-------------------|--------------------------------|-------|------------|---------|-----|------------|-----|-----|----------|-----|-----|------| | | | Speed | | -65 | | <b>–70</b> | | | -80 | | | | | Sym | Parameter | Vcc | į | 5V ± 5% | | 5V ± 10% | | | 5V ± 10% | | | Unit | | | | Load | | 30 pF | | 50 pF | | | 50 pF | | | | | | | Notes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | t <sub>AVEL</sub> | Address Setup to CE# Going Low | 2,3 | 0 | 0 | | 0 | | | 0 | | | ns | #### NOTES: - 1. All other specifications for CE#—Controlled Write Operations can be found in Section 5.9. - 2. Address must be valid during the entire WE# low pulse. - 3. $CE_X\#$ is defined as the latter of $CE_0\#$ or $CE_1\#$ going low, or the first of $CE_0\#$ or $CE_1\#$ going high. - 4. Device speeds are defined as: 65/70 ns at V<sub>CC</sub> = 5V equivalent to 75 ns at $V_{\rm CC}$ = 3.3V 70/80 ns at $V_{CC} = 5V$ equivalent to 120 ns at $V_{\rm CC}$ = 3.3V - 5. See the high speed AC Input/Output Reference Waveforms and AC Testing Load Circuit. - 6. See the standard AC Input/Output Reference Waveforms and AC Testing Load Circuit. Figure 18. CE#—Controlled Page Buffer Write Timing Waveforms (Loading Data to the Page Buffer) ## 5.12 Erase and Word/Byte Program Performance<sup>(3,5)</sup> $V_{CC}$ = 3.3V $\pm$ 0.3V, $V_{PP}$ = 5V $\pm$ 0.5V, $T_A$ = 0 $^{\circ}$ C to +70 $^{\circ}$ C | Symbol | Parameter | Notes | Min | Typ <sup>(1)</sup> | Max | Units | Test Conditions | |----------------------|-----------------------------------------------|-------|-----|--------------------|-----|-------|-----------------| | | Page Buffer Byte Write Time | 2,6,7 | TBD | 8.0 | TBD | μs | | | | Page Buffer Word Write Time | 2,6,7 | TBD | 16.0 | TBD | μs | | | t <sub>WHRH</sub> 1A | Byte Program Time | 2,7 | TBD | 29.0 | TBD | μs | | | t <sub>WHRH</sub> 1B | Word Program Time | 2,7 | TBD | 35.0 | TBD | μs | | | t <sub>WHRH</sub> 2 | Block Program Time | 2,7 | TBD | 1.9 | TBD | sec | Byte Prog. Mode | | t <sub>WHRH</sub> 3 | Block Program Time | 2,7 | TBD | 1.2 | TBD | sec | Word Prog. Mode | | | Block Erase Time | 2,7 | TBD | 1.4 | TBD | sec | | | | Full Chip Erase Time | 2,7 | TBD | 44.8 | TBD | sec | | | | Erase Suspend Latency Time to Read | 4 | 1.0 | 12 | 75 | μs | | | | Auto Erase Suspend Latency<br>Time to Program | | 4.0 | 15 | 80 | μs | | $V_{CC}$ = 3.3V ± 0.3V, $V_{PP}$ = 12V ± 0.6V, $T_A$ = 0°C to +70°C | Symbol | Parameter | Notes | Min | Typ <sup>(1)</sup> | Max | Units | Test Conditions | |---------------------|-----------------------------------------------|-------|-----|--------------------|-----|-------|-----------------| | | Page Buffer Byte Write Time | 2,6,7 | TBD | 2.2 | TBD | μs | | | | Page Buffer Word Write Time | 2,6,7 | TBD | 4.4 | TBD | μs | | | t <sub>WHRH</sub> 1 | Word/Byte Program Time | 2,7 | 5 | 9 | TBD | μs | | | t <sub>WHRH</sub> 2 | Block Program Time | 2,7 | TBD | 0.6 | 2.1 | sec | Byte Prog. Mode | | t <sub>WHRH</sub> 3 | Block Program Time | 2,7 | TBD | 0.3 | 1.0 | sec | Word Prog. Mode | | | Block Erase Time | 2 | 0.3 | 0.8 | 10 | sec | | | | Full Chip Erase Time | 2,7 | TBD | 25.6 | TBD | sec | | | | Erase Suspend Latency Time to Read | 4 | 1.0 | 9 | 55 | μs | | | | Auto Erase Suspend Latency<br>Time to Program | | 4.0 | 12 | 60 | μs | | ### 5.12 Erase and Word/Byte Program Performance<sup>(3,5)</sup> (Continued) $V_{CC}$ = 5V ± 0.5V, 5V ± 0.25V, $V_{PP}$ = 5V ± 0.5V, $T_A$ = 0°C to +70°C | Symbol | Parameter | Notes | Min | Typ <sup>(1)</sup> | Max | Units | Test Conditions | |----------------------|-----------------------------------------------|-------|-----|--------------------|-----|-------|-----------------| | | Page Buffer Byte Write Time | 2,6,7 | TBD | 8.0 | TBD | μs | | | | Page Buffer Word Write Time | 2,6,7 | TBD | 16.0 | TBD | μs | | | t <sub>WHRH</sub> 1A | Byte Program Time | 2,7 | TBD | 20 | TBD | μs | | | t <sub>WHRH</sub> 1B | Word Program Time | 2,7 | TBD | 25 | TBD | μs | | | t <sub>WHRH</sub> 2 | Block Program Time | 2,7 | TBD | 1.4 | TBD | sec | Byte Prog. Mode | | t <sub>WHRH</sub> 3 | Block Program Time | 2,7 | TBD | 0.85 | TBD | sec | Word Prog. Mode | | | Block Erase Time | 2,7 | TBD | 1.0 | TBD | sec | | | | Full Chip Erase Time | 2,7 | TBD | 32.0 | TBD | sec | | | | Erase Suspend Latency Time to Read | 4 | 1.0 | 9 | 55 | μs | | | | Auto Erase Suspend Latency<br>Time to Program | | 3.0 | 12 | 60 | μs | | $V_{CC} = 5V \pm 0.5V$ , $5V \pm 0.25V$ , $V_{PP} = 12V \pm 0.6V$ , $T_A = 0$ °C to +70 °C | Symbol | Parameter | Notes | Min | Typ <sup>(1)</sup> | Max | Units | Test Conditions | |---------------------|-----------------------------------------------|-------|-----|--------------------|-----|-------|-----------------| | | Page Buffer Byte Write Time | 2,6,7 | TBD | 2.1 | TBD | μs | | | | Page Buffer Word Write Time | 2,6,7 | TBD | 4.1 | TBD | μs | | | t <sub>WHRH</sub> 1 | Word/Byte Program Time | 2,7 | 4.5 | 6 | TBD | μs | | | t <sub>WHRH</sub> 2 | Block Program Time | 2,7 | TBD | 0.4 | 2.1 | sec | Byte Prog. Mode | | t <sub>WHRH</sub> 3 | Block Program Time | 2,7 | TBD | 0.2 | 1.0 | sec | Word Prog. Mode | | | Block Erase Time | 2 | 0.3 | 0.6 | 10 | sec | | | | Full Chip Erase Time | 2,7 | TBD | 19.2 | TBD | sec | | | | Erase Suspend Latency Time to Read | 4 | 1.0 | 7 | 40 | μs | | | | Auto Erase Suspend Latency<br>Time to Program | | 3.0 | 10 | 45 | μs | | #### NOTES: - 1. +25°C, and nominal voltages. - 2. Excludes system-level overhead. - 3. These performance numbers are valid for all speed versions. - 4. Specification applies to interrupt latency for single block erase. Suspend latency for eraseall unlocked blocks operation extends the maximum latency time to $270~\mu s$ . - 5. Sampled, but not 100% tested. Guaranteed by design. - 6. Assumes using the full Page Buffer to Program to Flash (256 bytes or 128 words). - 7. The TBD information will be available in a technical paper. Please contact Intel's Application Hotline or your local sales office for more information. #### 6.0 MECHANICAL SPECIFICATIONS Figure 19. Mechanical Specifications of the 28F016SV 56-Lead TSOP Type I Package | | Family: | Thin Small Out-Line | Package | | |--------|---------|---------------------|---------|-------| | Symbol | | Millimeters | | Notes | | | Minimum | Nominal | Maximum | | | Α | | | 1.20 | | | A1 | 0.050 | | | | | A2 | 0.965 | 0.995 | 1.025 | | | b | 0.100 | 0.150 | 0.200 | | | С | 0.115 | 0.125 | 0.135 | | | D1 | 18.20 | 18.40 | 18.60 | | | E | 13.80 | 14.00 | 14.20 | | | е | | 0.50 | | | | D | 19.80 | 20.00 | 20.20 | | | L | 0.500 | 0.600 | 0.700 | | | N | | 56 | | | | Ø | 0° | 3° | 5° | | | Υ | | | 0.100 | | | Z | 0.150 | 0.250 | 0.350 | | Figure 20. Mechanical Specifications of the 28F016SV 56-Lead SSOP Type I Package | | Family: Shrink Small Out-Line Package | | | | | | | | | |----------------|---------------------------------------|-------------|---------|--|--|--|--|--|--| | Symbol | | Millimeters | | | | | | | | | | Minimum | Nominal | Maximum | | | | | | | | Α | | 1.80 | 1.90 | | | | | | | | A1 | 0.47 | 0.52 | 0.57 | | | | | | | | A2 | 1.18 | 1.28 | 1.38 | | | | | | | | В | 0.25 | 0.30 | 0.40 | | | | | | | | С | 0.13 | 0.15 | 0.20 | | | | | | | | D | 23.40 | 23.70 | 24.00 | | | | | | | | E | 13.10 | 13.30 | 13.50 | | | | | | | | e <sub>1</sub> | | 0.80 | | | | | | | | | He | 15.70 | 16.00 | 16.30 | | | | | | | | N | | 56 | | | | | | | | | L <sub>1</sub> | 0.45 | 0.50 | 0.55 | | | | | | | | Υ | | | 0.10 | | | | | | | | а | 2° | 3° | 4° | | | | | | | | b | 3° | 4° | 5° | | | | | | | | R1 | 0.15 | 0.20 | 0.25 | | | | | | | | R2 | 0.15 | 0.20 | 0.25 | | | | | | | #### 7.0 DEVICE NOMENCLATURE AND ORDERING INFORMATION | | | Valid Combinations | | | |--------|----------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------| | Option | Order Code | V <sub>CC</sub> = 3.3V ± 0.3V,<br>50 pF load,<br>1.5V I/O Levels <sup>(1)</sup> | V <sub>CC</sub> = 5V ± 10%,<br>100 pF load<br>TTL I/O Levels <sup>(1)</sup> | V <sub>CC</sub> = 5V ± 5%, 30<br>pF load<br>1.5V I/O Levels <sup>(1)</sup> | | 1 | E28F016SV 070 | E28F016SV-120 | E28F016SV-080 | E28F016SV-070 | | 2 | E28F016SV 065 | E28F016SV-075 | E28F016SV-070 | E28F016SV-065 | | 3 | DA28F016SV 070 | DA28F016SV-120 | DA28F016SV-080 | DA28F016SV-070 | | 4 | DA28F016SV 065 | DA28F016SV-075 | DA28F016SV-070 | DA28F016SV-065 | | 5 | DT28F016SV 080 | DT28F016SV-100 | DT28F016SV-080 | DT28F016SV-080 | #### NOTE: <sup>1.</sup> See Section 5.2 for Transient Input/Output Reference Waveforms and Testing Load Circuits. ## **8.0 ADDITIONAL INFORMATION** | Order Number | Document/Tool | | |--------------------------------------------|------------------------------------------------------------------------------------------------|--| | 297372 | 16-Mbit Flash Product Family User's Manual | | | 290608 | Word-Wide FlashFile™ Memory Family 28F160S3, 28F320S3 datasheet | | | 290609 | Word-Wide FlashFile™ Memory Family 28F160S5, 28F320S5 datasheet | | | 290598 | Byte-Wide Smart 3 FlashFile™ Memory Family datasheet | | | 290597 | Byte-Wide Smart 5 FlashFile™ Memory Family datasheet | | | 290429 | 28F008SA Datasheet | | | 292126 | AP-377 16-Mbit Flash Product Family Software Drivers,<br>28F016SA/28F016SV/28F016XS/28F016XD | | | 292144 | AP-393 28F016SV Compatibility with 28F016SA | | | 292159 | AP-607 Multi-Site Layout Planning with Intel's FlashFile™ Components, Including ROM Capability | | | 292163 | AP-610 Flash Memory In-System Code and Data Update Techniques | | | 292165 | AB-62 Compiled Code Optimizations for Flash Memories | | | 297554 | 28F016SV Specification Update | | | 297508 | FLASHBuilder Utility | | | Contact Intel/Distribution<br>Sales Office | Flash Cycling Utility | | | Contact Intel/Distribution<br>Sales Office | 28F016SV iBIS Model | | | Contact Intel/Distribution<br>Sales Office | 28F016SV VHDL | | | Contact Intel/Distribution<br>Sales Office | 28F016SV Timing Designer Library Files | | | Contact Intel/Distribution<br>Sales Office | 28F016SV Orcad and ViewLogic Schematic Symbols | | #### NOTES: - Please call the Intel Literature Center at (800) 548-4725 to request Intel documentation. International customers should contact their local Intel or distribution sales office. - 2. Visit Intel's World Wide Web home page at http://www.Intel.com for technical documentation and tools.