## ADDRESSABLE 28-LINE DECODER/DRIVER Intended for use in ink-jet printer applications, the A6817SEP addressable 28-line decoder/driver combines low-power CMOS inputs and logic with 28 high-current, high-voltage bipolar outputs. A 4-to-14 line decoder determines the selected output driver (n) in each 14-driver bank. Two independent output-enable inputs (active low) then provide the final decoding to activate 1- or 2-of-28 outputs (OUT\_{An} and/or OUT\_{Bn}). Special internal circuitry is programmed at the time of manufacture to adjust the output pulse timing and thereby the energy the device delivers to the ink-jet print head. The DABiC-IV A6817SEP directly replaces the original BiMOS-II A5817SEP in most applications. The CMOS inputs cause minimal loading and are compatible with standard CMOS, PMOS, and NMOS logic. Use with TTL or DTL circuits may require appropriate pull-up resistors to ensure an input logic high. The internal CMOS logic operates from a 5 V supply. A CHIP ENABLE function is provided to lock out the drivers during system power up. The 28 bipolar power outputs are open-collector 30 V Darlington drivers capable of sinking 500 mA at ambient temperatures up to 85°C. The A6817SEP is furnished in a 44-lead plastic chip carrier (quad pack) for minimum-area, surface-mount applications. # ABSOLUTE MAXIMUM RATINGS at $T_{\Delta} = 25^{\circ}C$ | Output Voltage, V <sub>CE</sub> 30 V | |---------------------------------------------------| | Logic Supply Voltage, V <sub>DD</sub> 7.0 V | | Input Voltage Range, | | $V_{IN}$ 0.3 V to $V_{DD}$ + 0.3 V | | Output Current, I <sub>C</sub> 600 mA | | Package Power Dissipation, P <sub>D</sub> 2.70 W* | | Operating Temperature Range, | | T <sub>A</sub> 20°C to +85°C | | Storage Temperature Range, | | T <sub>S</sub> 55°C to +150°C | \*Derate at rate of 22 mW/°C above $T_A = 25$ °C. Caution: These CMOS devices have input static protection (Class 2) but are still susceptible to damage when exposed to extremely high static electrical charges. ### **FEATURES** - Controlled Characteristics for Ink-Jet Printers - Addressable Data Entry - 30 V Minimum V<sub>(BR)CEX</sub> - CMOS, PMOS, NMOS Compatible Inputs - Low-Power CMOS Logic Always order by complete part number: **A6817SEP** . ### **TYPICAL INPUT CIRCUIT** # IN O Dwg. EP-010-1 ### **TYPICAL OUTPUT DRIVER** # ELECTRICAL CHARACTERISTICS at T $_{\rm A}$ = +25 $^{\circ}{\rm C},~{\rm V}_{\rm DD}$ = 5.0 V. | | | | | Limits | | | | |-------------------------------------|----------------------|--------------------------------------------------------------------------------------|----------|----------|------|-------|--| | Characteristic | Symbol | Test Conditions | Min | Тур | Max | Units | | | Output Drivers | - | | - | | | = | | | Output Leakage Current | I <sub>CEX</sub> | V <sub>CE</sub> = 30 V | T — | <1.0 | 100 | μΑ | | | Output Saturation Voltage | V <sub>CE(SAT)</sub> | I <sub>OUT</sub> = 450 mA | 0.80 | 1.10 | 1.40 | V | | | | | I <sub>OUT</sub> = 400 mA | 0.75 | 1.05 | 1.35 | V | | | Output Breakdown Voltage | V <sub>(BR)CEX</sub> | $R_L = 56 \Omega$ | 30 | _ | _ | V | | | Unclamped Inductive<br>Load Current | _ | $V_{CC}$ = 30 V, L = 3 μH, R <sub>L</sub> = 56 Ω, I <sub>L</sub> = 500 mA, Test Fig. | | See Note | | _ | | | Turn-On Time | t <sub>PHL</sub> | $V_{CC} = 21 \text{ V}, R_L = 39 \Omega$ | 25 | 100 | 425 | ns | | | Fall Time | t <sub>f</sub> | $V_{CC} = 21 \text{ V}, R_L = 39 \Omega$ | <u> </u> | 20 | _ | ns | | | Turn-Off Time | t <sub>PLH</sub> | $V_{CC} = 21 \text{ V}, R_L = 39 \Omega$ | 50 | 125 | 350 | ns | | | Rise Time | t <sub>r</sub> | $V_{CC} = 21 \text{ V}, R_L = 39 \Omega$ | T - | 50 | _ | ns | | | Control Logic | | | • | | | - | | | Logic Input Voltage | V <sub>IN(1)</sub> | | 3.5 | _ | _ | V | | | | V <sub>IN(0)</sub> | | T — | _ | 0.8 | V | | | Logic Input Current | I <sub>IN(1)</sub> | V <sub>IN</sub> = 5.0 V | T - | <1.0 | 100 | μΑ | | | | I <sub>IN(0)</sub> | V <sub>IN</sub> = 0 V | - | <-1.0 | -100 | μΑ | | | Input Resistance | R <sub>IN</sub> | | 50 | _ | _ | kΩ | | | Supply Current | I <sub>DD(ON)</sub> | Two Outputs ON | 1 - | 6.0 | 10.0 | mA | | | | I <sub>DD(OFF)</sub> | All Drivers OFF, All Inputs = 0 V,<br>$OE_A = OE_B = V_{DD}$ | _ | _ | 600 | μА | | Note: Device will turn off and meet all specifications after test. ### **UNCLAMPED INDUCTIVE LOAD CURRENT TEST FIGURE** ### **TIMING CONDITIONS** (Logic Levels are $V_{\rm DD}$ and Ground) Allegro MicroSystems, Inc. ### APPLICATIONS INFORMATION This device is intended specifically for, although certainly not limited to, driving ink-jet print heads. In this application, a certain minimum energy (a function of load voltage and output pulse duration) is required for proper operation, while excessive energy will degrade the life of the print head. The output pulse duration ( $t_{OUT}$ ) is equal to $t_{ENABLE} + t_{PLH} - t_{PHL}$ , where $t_{PHL}$ is adjusted during manufacture to compensate for variations in the output saturation voltage ( $V_{CE(SAT)}$ ). For the A6817SEP, the relationship between $t_{OUT}$ and $t_{ENABLE}$ at $T_A = 25^{\circ}C$ is: $$t_{OUT} = t_{ENABLE} ([V_{CE(SAT)}(actual) - V_{CE(SAT)}(typical)]$$ $\times 330 \text{ ns}) + 25 \text{ ns} + 110 \text{ ns}.$ For most applications, this will result in a driver-contribution-to-energy-error of less than $\pm 4\%$ . A logic low on the CHIP ENABLE input will prevent the drivers from turning ON, regardless of the state of other inputs or the logic supply voltage. The CHIP ENABLE input has a slow response time and should not be used as a high-speed control line. For proper operation, all ground terminals should be connected to a common ground on the printed wiring board. The IC (Internal Connection) terminals are used to program the turn-on time of the device and **MUST** be left electrically unconnected (floating) for proper operation. ### **DECODER TRUTH TABLE** | IN <sub>D</sub><br>(MSB) | IN <sub>C</sub> | IN <sub>B</sub> | IN <sub>A</sub><br>(LSB) | N | |--------------------------|-----------------|-----------------|--------------------------|---------| | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 1 | 1 | | 0 | 0 | 1 | 0 | 2 | | 0 | 0 | 1 | 1 | 3 | | 0 | 1 | 0 | 0 | 4 | | 0 | 1 | 0 | 1 | 5 | | 0 | 1 | 1 | 0 | 6 | | 0 | 1 | 1 | 1 | 7 | | 1 | 0 | 0 | 0 | 8 | | 1 | 0 | 0 | 1 | 9 | | 1 | 0 | 1 | 0 | 10 | | 1 | 0 | 1 | 1 | 11 | | 1 | 1 | 0 | 0 | 12 | | 1 | 1 | 0 | 1 | 13 | | 1 | 1 | 1 | 0 | ALL OFF | | 1 | 1 | 1 | 1 | ALL OFF | Depending on the four address inputs, the 4-to-14 line decoder selects one driver from each of the 14 output A and B banks of sink drivers according to the Decoder Truth Table. The state of the selected outputs is determined by the OUTPUT ENABLE inputs as shown in the Enable Truth Table. ### **ENABLE TRUTH TABLE** | CHIP<br>ENABLE | OUTPUT<br>ENABLE <sub>A</sub> | OUTPUT<br>ENABLE <sub>B</sub> | OUTPUTS (OFF unless otherwise specified. For the value of N see the Decoder Truth Table) | |----------------|-------------------------------|-------------------------------|------------------------------------------------------------------------------------------| | 0 | X | X | ALL OFF | | 1 | 1 | 1 | ALL OFF | | 1 | 0 | 1 | OUT <sub>AN</sub> ON | | 1 | 1 | 0 | OUT <sub>BN</sub> ON | | 1 | 0 | 0 | OUT <sub>AN</sub> ON, OUT <sub>BN</sub> ON | X = Irrelevant ### **Dimensions in Inches** (for reference only) ### **Dimensions in Millimeters** (controlling dimensions) NOTES: 1. Exact body and lead configuration at vendor's option within limits shown. 2. Lead spacing tolerance is non-cumulative. This page intentionally left blank # BiMOS II (Series 5800) & DABiC IV (Series 6800) INTELLIGENT POWER INTERFACE DRIVERS SELECTION GUIDE | Function | Output F | Ratings * | Part Number † | | | |------------------------------------------|----------|-----------|--------------------|--|--| | SERIAL-INPUT LATCHED DRIVERS | | | | | | | 8-Bit (saturated drivers) | -120 mA | 50 V‡ | 5895 | | | | 8-Bit | 350 mA | 50 V | 5821 | | | | 8-Bit | 350 mA | 80 V | 5822 | | | | 8-Bit | 350 mA | 50 V‡ | 5841 | | | | 8-Bit | 350 mA | 80 V‡ | 5842 | | | | 9-Bit | 1.6 A | 50 V | 5829 | | | | 10-Bit (active pull-downs) | -25 mA | 60 V | 5810-F and 6809/10 | | | | 12-Bit (active pull-downs) | -25 mA | 60 V | 5811 and 6811 | | | | 20-Bit (active pull-downs) | -25 mA | 60 V | 5812-F and 6812 | | | | 32-Bit (active pull-downs) | -25 mA | 60 V | 5818-F and 6818 | | | | 32-Bit | 100 mA | 30 V | 5833 | | | | 32-Bit (saturated drivers) | 100 mA | 40 V | 5832 | | | | PARALLEL-INPUT LATCHED DRIVERS | | | | | | | 4-Bit | 350 mA | 50 V‡ | 5800 | | | | 8-Bit | -25 mA | 60 V | 5815 | | | | 8-Bit | 350 mA | 50 V‡ | 5801 | | | | SPECIAL-PURPOSE FUNCTIONS | | | | | | | Unipolar Stepper Motor Translator/Driver | 1.25 A | 50 V‡ | 5804 | | | | Addressable 28-Line Decoder/Driver | 450 mA | 30 V | 6817 | | | <sup>\*</sup> Current is maximum specified test condition, voltage is maximum rating. See specification for sustaining voltage limits. Negative current is defined as coming out of (sourcing) the output. Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the design of its products. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringements of patents or other rights of third parties which may result from its use. <sup>†</sup> Complete part number includes additional characters to indicate operating temperature range and package style. <sup>‡</sup> Internal transient-suppression diodes included for inductive-load protection.