# CMOS 16-bit MICROCONTROLLER TMP95C061BF #### 1. OUTLINE AND DEVICE CHARACTERISTICS TMP95C061BF is high-speed advanced 16-bit microcontroller developed for controlling medium to large-scale equipment. TMP95C061BF is housed in an 100-pin mini flat package (QFP100-P-1414-0.50). TMP95C061BEF is housed in QFP100-P-2222-0.80A package. Device characteristics are as follows: - (1) Original High speed 16-bit CPU (900/H CPU) - TLCS-90/900 instruction mnemonic upward compatible. - 16M-byte linear address space - General-purpose registers and register bank system - 16-bit multiplication / division and bit transfer / arithmetic instructions - Micro DMA : 4 channels (640 ns / 2 bytes at 25 MHz) - (2) Minimum instruction execution time: 160 ns at 25 MHz - (3) Internal RAM : None Internal ROM : None - (4) External memory expansion - Can be expanded up to 16M bytes (for both programs and data). - AM8 / $\overline{16}$ pin (select the external data bus width) - Can mix 8- and 16-bit external data buses. · · · Dynamic data bus sizing - (5) DRAM Controller - (6) 8-bit timer : 4 channels(7) 16-bit timer : 2 channels - (8) Pattern generator : 4 bits, 2 channels - (9) Serial interface : 2 channels (Only for channel 0, external clock can be used in UART mode.) - (10) 10-bit A/D converter : 4 channels - (11) Watchdog timer - (12) Chip select / wait controller : 4 blocks - (13) Interrupt functions - 2 CPU interrupts ... SWI instruction, and Illegal instruction - 18 internal interrupts ... 6 external interrupts ... 7-level priority can be set. 7-level priority can be set. - (14) I/O ports 56 pins (15) Standby function :3 HALT modes (RUN, IDLE, STOP) Figure 1 TMP95C061B Block Diagram # 2. PIN ASSIGNMENT AND FUNCTIONS The assignment of input / output pins for TMP95C061B their name and outline functions are described below. # 2.1 Pin Assignment Figure 2.1 shows pin assignment of TMP95C061B. Figure 2.1 Pin Assignment (100-pin MFP) # 2.2 Pin Names and Functions The names of input / output pins and their functions are described below. Table 2.2 Pin Names and Functions. Table 2.2 | | Table 2.2 | | | | | | |--------------------------|-------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Pin name | Number<br>of pins | I/O | Functions | | | | | D0 to D7 | 8 | I/O | Data : 0 to 7 for data bus | | | | | P10 to P17<br>D8 to D15 | 8 | I/O<br>I/O | Port 1: I/O ports that allow I/O to be selected on a bit basis Data: 8 to 15 for data bus | | | | | P20 to P27<br>A16 to A23 | 8 | Output<br>Output | Port 2 : Output ports<br>Address : 16 to 23 for address bus | | | | | A8 to A15 | 8 | Output | Address : 8 to 15 for address bus | | | | | A0 to A7 | 8 | Output | Address : 0 to 7 for address bus | | | | | RD | 1 | Output | Read : Strobe signal for reading external memory | | | | | WR | 1 | Output | Write : Strobe signal for writing data on pins D0 to 7 | | | | | P52<br>HWR | 1 | I/O<br>Output | Port 52 : I/O port (with pull-up resistor) High Write : Strobe signal for writing data on pins D8 to 15 | | | | | P53<br>BUSRQ | 1 | I/O<br>Input | Port 53 : I/O port (with pull-up resistor) Bus request : Signal used to request high impedance for D0 to 15, A0 to 23, RD, WR, HWR, R/W, CS0 to CS3, RAS, CAS and REFOUT (*) pins. (for external DMAC) | | | | | P54<br>BUSAK | 1 | I/O<br>Output | Port 54 : I/O port (with pull-up resistor) Bus Acknowledge : Signal indicating that D0 to 15, A0 to 23, RD, WR, HWR, R/W, CSO to CS3, RAS, CAS and REFOUT (*) pins are at high impedance after receiving BUSRQ. (for external DMAC) | | | | | P55<br>R/W | 1 | I/O<br>Output | Port 55 : Output port (with pull-up resistor) Read/Write : 1 : indicates read or dummy cycle 0 : indicates write cycle | | | | | P60<br>CS0 | 1 | Output<br>Output | Port 60 : Output port Chip Select 0: Outputs 0 when address is within specified address area | | | | | P61<br>CS1 | 1 | Output<br>Output | Port 61 : Output port Chip Select 1: Output 0 when address is within specified address area | | | | Note: With the external DMA controller, this device's built-in memory or built-in I/O cannot be accessed using the BUSRQ and BUSAK pins. (\*) RAS, CAS, and REFOUT are set to high impedance only when bus release mode is set using the DRAM controller. For details, see 3.7, Dynamic RAM (DRAM) Controller. | Pin name | Number<br>of pins | I/O | Functions | |----------------------------|-------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------| | P62<br>CS2 | 1 | Output<br>Output | Port 62 : Output port Chip Select 2: Outputs 0 if address is within specified address area | | P63<br>CS3 | 1 | Output<br>Output | Port 63 : Output port Chip Select 3: Outputs 0 if address is within specified address area | | CAS | | Output | Column address strobe: Outputs CAS strobe for DRAM if address is within specified address area | | P64<br>RAS | 1 | Output<br>Output | Port 64 : Output port Low address strobe : Output RAS strobe for DRAM if address is within specified address area | | P65<br>REFOUT | 1 | Output<br>Output | Port 65 : Output port<br>Refresh Output : 0 : indicates priod of refresh cycle | | P70 to P73<br>PG00 to PG03 | 4 | I/O<br>Output | Port 70 to 73: I/O port that allow selection of I/O on a bit basis (with pull-up resister) Pattern generator Port : 00 to 03 | | P74 to P77 | 4 | I/O | Port 74 to 77: I/O port that allow selection of I/O on a bit basis (with pull-up resister) | | PG10 to PG13 | | Output | Pattern generator Port : 10 to 13 | | P80<br>TXD0 | 1 | I/O<br>Output | Port 80 : I/O port (with pull-up resister)<br>Serial send data 0 | | P81<br>RXD0 | 1 | I/O<br>Input | Port 81 : I/O port (with pull-up resister) Serial receive data 0 | | P82<br>CTS0<br>SCLK0 | 1 | I/O<br>Input<br>I/O | Port 82 : I/O port (with pull-up resister) Serial data send enable (clear to send) Serial Clock I/O 0 | | P83<br>TXD1 | 1 | I/O<br>Output | Port 83 : I/O port (with pull-up resister)<br>Serial send data 1 | | P84<br>RXD1 | 1 | I/O<br>Input | Port 84 : I/O port (with pull-up resister) Serial receive data 1 | | P85<br>SCLK1 | 1 | I/O<br>I/O | Port 85 : I/O port (with pull-up resister)<br>Serial clock I/O 1 | | P90 to P93<br>AN0 to AN3 | 4 | Input<br>Input | Port 9 : Input port<br>Analog input : Input to A/D converter | | PA0<br>WAIT | 1 | I/O<br>Input | Port A0 : I/O port (with pull-up resister) Wait : Pin used to request CPU us wait | | PA1<br>TI0 | 1 | I/O<br>Input | Port A1 : I/O port (with pull-up resister) Timer input 0 : Timer 0 input | | PA2<br>TO1 | 1 | I/O<br>Output | Port A2 : I/O port (with pull-up resister) Timer output 1 : Timer 0 or 1 output | | Pin name | Number<br>of pins | I/O | Functions | |---------------------------------------|-------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PA3<br>TO3 | 1 | I/O<br>Output | Port A3 : I/O port (with pull-up resistor) Timer output3 : Timer 2 or 3 output | | PB0<br>TI4<br>INT4 | 1 | I/O<br>Input<br>Input | Port B0 : I/O port (with pull-up resistor) Timer input 4 : Timer 4 count / capture trigger signal input Interrupt request pin 4 : Interrupt request pin with programmable rising / falling edge | | PB1<br>TI5<br>INT5 | 1 | I/O<br>Input<br>Input | Port 86 : I/O port (with pull-up resistor) Timer input 5 : Timer 4 count / capture trigger signal input Interrupt request pin 5 : Interrupt request pin with rising edge | | PB2<br>TO4 | 1 | I/O<br>Output | Port B2 : I/O port (with pull-up resistor) Timer output4 : Timer4 output | | PB3<br>TO5 | 1 | I/O<br>Output | Port B3 : I/O port (with pull-up resistor) Timer output5 : Timer4 output | | PB4<br>TI6<br>INT6 | 1 | I/O<br>Input | Port B4 : I/O port (with pull-up resistor) Timer input 6 : Timer 5 count / capture trigger signal input Interrupt request pin 6 : Interrupt request pin with progmnable rising / fulling edge | | PB5<br>TI7<br>INT7 | 1 | I/O<br>Input<br>Input | Port B5 : I/O port (with pull-up resistor) Timer input 7 : Timer 5 count / capture trigger signal input Interrupt request pin 7 : Interrupt request pin with rising edge | | PB6<br>TO6 | 1 | I/O<br>Output | Port B6 : I/O port (with pull-up resistor) Timer output6 : Timer5 output pin | | PB7<br>INT0 | 1 | I/O<br>Input | Port B7: I/O port (with pull-up resistor) Interrupt request pin 0: Interrupt request pin with progmmable level / rising edge | | V <sub>REF</sub> (V <sub>REFH</sub> ) | 1 | Input | Pin for refereme voltage input to A/D connecter | | AGND (V <sub>REFL</sub> ) | 7 | Input | Ground pin for A/D converter | | WDTOUT | 1 | Output | Watchdog timer output pin | | NMI | 1 | Input | Non-maskable interrupt request pin : Interrupt request pin with falling edge. Can also be operated at rising edge by program. | | CLK | 1 | Output | Clock output: Outputs [external input clock X1 ÷ 4] clock. Pulled-up during reset. | | ĒĀ | 1 | Input | fixed GND | | AM8/16 | 1 | Input | Address mode : Selects external Data Bus width "0" should be inputted with fixed 16 bit Bus width or 16 bit Bus interlorded with 8 bit Bus. "1" should be inputted with fixed 8 bit Bus width | | RESET | 1 | Input | Reset: Initializes LSI (with pull-up resister) | | X1 / X2 | 2 | I/O | Oscillator connecting pin | | VCC | 4 | | Power supply pin ( + 5 V) | | VSS | 4 | | GND pin (0 V) | Note 1: Pull-up resistor can be released from the pin by software. Note 2: Connect all VCC pins to power supply and all VSS pins to GND. ## 3. OPERATION This section describes in blocks the functions and basic operations of TMP95C061B devices. Check the \[ \int 7\]. Care Points and Restriction \[ \] because of the Care Points etc are described. #### 3.1 CPU TMP95C061B devices has a built-in high-performance 16-bit CPU (900/H CPU). (For CPU operation, see TLCS-900 CPU in the previous section). This section describes CPU functions unique to TMP95C061B that are not described in the previous section. #### 3.1.1 Reset To reset the TMP95C061B, the $\overline{RESET}$ input must be kept at 0 for at least 10 system clocks (10 states: 0.8 $\mu s$ at 25 MHz) within an operating voltage range and with a stable oscillation. When reset is accepted, the CPU sets as follows: • Program Counter (PC) according to Reset Vector that is stored 0FFFF00H to 0FFFF02H. ``` PC (7:0) \leftarrow stored data to 0FFFF00H PC (15:8) \leftarrow stored data to 0FFFF01H PC (23:16) \leftarrow stored data to 0FFFF02H ``` - Stack pointer (XSP) for system mode to 100H. - IFF2 to 0 bits of status register to 111. (Sets mask register to interrupt level 7.) - Sets the MAX bit of the status register (SR) to 1 (this sets maximum mode). (Note: This product does not support minimum mode. Do not use the MIN instruction.) • Bits RFP2 to 0 of status register to 000. (Sets register banks to 0.) When reset is released, instruction execution starts from PC (reset vector). CPU internal registers other than the above are not changed. When reset is accepted, processing for built-in I/Os, ports, and other pins is as follows - Initializes built-in I/O registers as per specifications. - Sets port pins (including pins also used as built-in I/Os) to general-purpose input / output port mode. - Sets the WDTOUT pin to 0. (Watchdog timer is set to enable after reset.) - Pulls up the CLK pin to 1. # 3.1.2 External data width selection pin (AM8 / $\overline{16}$ ) After Reset operation, TMP95C061B operates 8 bits or 16 bits external data width according to input to AM8 $/\overline{16}$ pin. - In case with fixed 16 bit bus or 16 bit bus interlarded with 8 bit bus "0" should be inputted. In this case, Port 1 (P10 to P17) operate as data bus D8 to 15. The data bus width for external access is set by Chip Select / Wait Control resister. - In case with fixed 8 bit bus "1" should be inputted. In this case, Port 1 (P10 to P17) operate as 8 bit I/O ports. And the value set in Chip Select / Wait Control resister < B0BUS>, < B1BUS>, <B2BUS>, <B3BUS> and <BEXBUS> are neglected. # 3.2 Memory Map Figure 3.2 shows a memory map of the TMP95C061B. (Note) After reset operation, Stack point (XSP) is set to 100H. Figure 3.2 Memory Map # 3.2.1 Operation at internal I/O area access TMP95C061B uses 128 bytes of address space (0H to 7FH) as an internal I/O area. Internal I/O registers are mapped on this area. Operation of the internal I/O area access is different from that of the other address area access about following two points. - (1) In the internal I/O area access, $\overline{RD}$ , and $\overline{WR}$ ( $\overline{HWR}$ ) strobe signals are nonactive and fixed to high level. - However, in PSRAM mode set by P5 < RDE > register, $\overline{\text{RD}}$ strobe signal becomes active also in the internal I/O area access. (See 3.5.3 Port5 (P52 to P55).) - (2) In the internal I/O area access, the number of waits becomes zero or one depending on the internal state of the CPU. This wait can't be controlled by chip select / wait controller (see 3.6 Chip Select / Wait Controller, AM8/16 pin). When the specified address area overlaps with the internal I/O area, the operation as the internal I/O area takes priority of the specified address area. ## 3.3 Interrupts TLCS-900 interrupts are controlled by the CPU interrupt mask flip-flop (IFF2 to 0) and the built-in interrupt controller. TMP95C061B has the following 26 interrupt sources: - Interrupts from the CPU…2 (Software interrupts, and Illegal (undefined) instruction execution) - Interrupts from external pins (NMI, INTO, and INT4 to 7)··· 6 - Interrupts from built-in I/Os…14 - Interrupts from micro DMA…4 A fixed individual interrupt vector number is assigned to each interrupt source; six levels of priority (variable) can also be assigned to each maskable interrupt. Non-maskable interrupts have a fixed priority of 7. When an interrupt is generated, the interrupt controller sends the value of the priority of the interrupt source to the CPU. When more than one interrupt is generated simultaneously, the interrupt controller sends the value of the highest priority (7 for non-maskable interrupts is the highest) to the CPU. The CPU compares the value of the priority sent with the value in the CPU interrupt mask register (IFF2 to 0). If the value is higher or equal to that of the CPU interrupt mask register, the interrupt is accepted. However, software interrupts and illegal instruction interrupts generated by the CPU are processed without comparison with the IFF < 2:0 > value. The value in the CPU interrupt mask register (IFF2 to 0) can be changed using the EI instruction (contents of the EI num/IFF<2:0> = num). For example, programming EI 3 enables acceptance of maskable interrupts with a priority of 3 or greater, and non-maskable interrupts which are set in the interrupt controller. The DI instruction (IFF<2:0> = 7) operates in the same way as the EI 7 instruction. Since the priority values for maskable interrupts are 0 to 6, the DI instruction is used to disable maskable interrupts to be accepted. The EI instruction becomes effective immediately after execution. (With the TLCS-90, the EI instruction becomes effective after execution of the subsequent instruction.) In addition to the general-purpose interrupt processing mode described above, there is also micro DMA processing mode. Micro DMA is a mode used by the CPU to automatically transfer byte, word and 4-byte data. It enables the CPU to process interrupts such as data saves to built-in I/Os at high speed. Figure 3.3 (1) is a flowchart showing overall interrupt processing. Figure 3.3 (1) Interrupt Processing Flowchart # 3.3.1 General-Purpose Interrupt Processing When accepting an interrupt, the CPU operates as follows: However, in the case of software interrupts and illegal instruction interrupts generated by the CPU, the CPU skips (1) and (3) and executes steps (2), (4), and (5). - (1) The CPU reads the interrupt vector from the interrupt controller. When more than one interrupt with the same level is generated simultaneously, the interrupt controller generates interrupt vectors in accordance with the default priority (which is fixed as follows: the smaller the vector value, the higher the priority), then clears the interrupt request. - (2) The CPU pushes the program counter and the status register to the system stack area (area indicated by the system mode stack pointer (XSP)). - (3) The CPU sets a value in the CPU interrupt mask register <IFF2 to 0> that is higher by 1 than the value of the accepted interrupt level. However, if the value is 7, 7 is set without an increment. - (4) The CPU increments the INTNEST (Interrupt Nesting Counter). - (5) The CPU jumps to address stored at FFFF00H + interrupt vector, then starts the interrupt processing routine. | The fellowing | 1:0 000 | ah arra a 11 | 4 h a a h a a | | state number. | |---------------|---------|--------------|---------------|------------|---------------| | The following | diagram | snows an | me above | processing | state number. | | Bus Width of<br>Stack Area | Bus Width of Interrupt<br>Vector Area | Interrupt processing state number | |----------------------------|---------------------------------------|-----------------------------------| | 8 bit | 8 bit | 28 | | 8 511 | 16 bit | 24 | | 16 bit | 8 bit | 22 | | 16 511 | 16 bit | 18 | To return to the main routine after completion of the interrupt processing, the RETI instruction is usually used. Executing this instruction restores the contents of the program counter and the status registers and decrements INTNEST (Interrupt Nesting Counter). Though acceptance of non-maskable interrupts cannot be disabled by program, acceptance of maskable interrupts can. A priority can be set for each source of maskable interrupts. The CPU accepts an interrupt request with a priority higher or equal to the value in the CPU mask register <IFF2 to 0>. The CPU mask register <IFF2 to 0> is set to a value higher by 1 than the priority of the accepted interrupt. Thus, if an interrupt with a level higher than the interrupt being processed is generated, the CPU accepts the interrupt with the higher level, causing interrupt processing to nest. If an interrupt generated while the CPU is performing processes (1) to (5) for an earlier interrupt, the new interrupt is sampled immediately after the start instruction of the interrupt processing routine is executed. Setting DI as the start instruction disables maskable interrupt nesting. (Note: With the 900 and 900/L, an interrupt is sampled before the start instruction is executed.) Resetting initializes the CPU mask registers <IFF2 to 0> to 7; therefore, maskable interrupts are disabled. The addresses 0FFFF00H to 0FFFFFFH (256 bytes) of the TMP95C061B are assigned for interrupt vector area. Table 3.3 (1) TMP95C061B Interrupt Table | Default | Typo | Interrupt source | Vector value | Address refer | Micro DMA | |----------|----------|-----------------------------------------|--------------|---------------|--------------| | priority | Туре | · | "V" | to vector | start vector | | 1 1 | | Reset, or SWI0 instruction | 0 0 0 0 H | FFFF00H | - | | 2 | | SWI 1 instruction | 0 0 0 4 H | FFFF04H | _ | | 3 | | INTUNDEF: Illegal instruction, or SWI2 | 0008H | FFFF08H | _ | | 4 | Non- | SWI 3 instruction | 0 0 0 C H | FFFF0CH | - | | 5 | maskable | SWI 4 instruction | 0 0 1 0 H | FFFF10H | - | | 6 | | SWI 5 instruction | 0 0 1 4 H | FFFF14H | _ | | 7 | | SWI 6 instruction | 0 0 1 8 H | FFFF18H | - | | 8 | | SWI 7 instruction | 0 0 1 C H | FFFF1CH | _ | | 9 | | NMI Pin | 0020H | FFFF20H | - | | 10 | | INTWD : Watchdog timer | 0024H | FFFF24H | _ | | - | | (Micro DMA) | _ | _ | _ | | 11 | | INTO pin | 0028H | FFFF28H | 0AH | | 12 | | INT4 pin | 0 0 2 C H | FFFF2CH | 0BH | | 13 | | INT5 pin | 0 0 3 0 H | FFFF30H | 0CH | | 14 | | INT6 pin | 0 0 3 4 H | FFFF34H | 0DH | | 15 | | INT7 pin | 0038H | FFFF38H | 0EH | | - | | (Reserved) | 0 0 3 C H | FFFF3CH | - | | 16 | | INTTO : 8-bit timer0 | 0040H | FFFF40H | 10H | | 17 | | INTT1 : 8-bit timer1 | 0 0 4 4 H | FFFF44H | 11H | | 18 | | INTT2 : 8-bit timer2 | 0048H | FFFF48H | 12H | | 19 | | INTT3 : 8-bit timer3 | 0 0 4 C H | FFFF4CH | 13H | | 20 | Maskable | INTTR4 : 16-bit timer4 (TREG4) | 0 0 5 0 H | FFFF50H | 14H | | 21 | | INTTR5 : 16-bit timer4 (TREG5) | 0 0 5 4 H | FFFF54H | 15H | | 22 | | INTTR6 : 16-bit timer5 (TREG6) | 0058H | FFFF58H | 16H | | 23 | | INTTR7 : 16-bit timer5 (TREG7) | 0 0 5 C H | FFFF5CH | 17H | | 24 | | INTRX0 : Serial receive (Channel.0) | 0060H | FFFF60H | 18H | | 25 | | INTTX0 : Serial send (Channel.0) | 0064H | FFFF64H | 19H | | 26 | | INTRX1 : Serial receive (Channel.1) | 0068H | FFFF68H | 1AH | | 27 | | INTTX1 : Serial send (Channel.1) | 006CH | FFFF6CH | 1BH | | 28 | | INTAD : A/D conversion completion | 0070H | FFFF70H | 1CH | | 29 | | INTTC0 Micro DMA completion (channel.0) | 0074H | FFFF74H | _ | | 30 | | INTTC1 Micro DMA completion (channel.1) | 0078H | FFFF78H | - | | 31 | | INTTC2 Micro DMA completion (channel.2) | 0 0 7 C H | FFFF7CH | _ | | 32 | | INTTC3 Micro DMA completion (channel.3) | 0080H | FFFF80H | _ | | - | | (Reserved) | 0084H | FFFF84H | _ | | to | | to | to | to | to | | | | (Reserved) | 0 0 F C H | FFFFFCH | _ | # Setting to Reset / Interrupt Vector ## ① Reset Vector # ② Interrupt Vector (except Reset Vector) # (Setting Example) Reset Vectir: 8100H, NMI Vector: 9ABCH, INTAD Vector: 123456h. ``` ORG 8100H LD A, B (cf) ORG, DL are the Assembler Directive. ORG ORG: control location counter 9ABCH DL: define the long word (32 bits) data LD B, C ORG 123456H LD C, A ORG OFFFF00H DL 008100H ; Reset = 8100H ORG 0FFFF20H DL <u>009ABC</u>H ; <del>NMI</del> = 9ABCH ORG OFFFF70H DL 123456H ; INTAD = 123456H ``` #### 3.3.2 Micro DMA In addition to conventional interrupt processing, TMP95C061B supports the micro DMA function. For interrupt requests set for micro DMA, micro DMA processing is performed at the highest priority for maskable interrupts (level 6), regardless of the actual interrupt level set for the interrupt. # (1) Micro DMA Operation When an interrupt request occurs for an interrupt specified by the micro DMA start vector register, micro DMA sends the micro DMA request to the CPU with the highest priority for maskable interrupts (level 6), regardless of the actual interrupt level set for the interrupt, and starts micro DMA. The micro DMA function has four channels. This allows micro DMA to be set for up to four interrupts at the same time. When micro DMA is accepted, the interrupt request F-F for the micro DMA channel is cleared, data are automatically transferred from the transfer source address to the transfer destination address (the addresses are set in the control register), and the transfer count is decremented. If the decremented result is other than zero, micro DMA processing terminates. If the decremented result is zero, the CPU sends a micro DMA transfer end interrupt (INTTCn) to the interrupt controller, clears the micro DMA start vector register to 0, disables the next micro DMA startup, and terminates micro DMA processing. If an interrupt request for the interrupt source used is received between the time that the micro DMA start vector is cleared and the time that it is reset, the CPU performs general-purpose processing at the specified interrupt level. Therefore, if the interrupt source is only being used for starting micro DMA (not used as an interrupt), set the interrupt level to zero. When simultaneously using the same interrupt resource for both the micro DMA and general-purpose interrupts as described above, set the level of the interrupt source used to start micro DMA lower than the levels of all other interrupt sources. Example: When using timers 0 to 3 for running micro DMA 0 to 3 Set the interrupt level of timers 0 to 3 to 1 Set other interrupt levels to 2 to 6 Like other maskable interrupts, the priority of the micro DMA transfer end interrupt is determined by the interrupt level and default priority. If multiple-channel micro DMA requests occur at the same time, the priority is determined by the channel numbers, not the interrupt levels. The lower the channel number, the higher the priority. $(CH0 \, (high) \rightarrow CH3 \, (low))$ The transfer source and transfer destination addresses are set in 32-bit control registers. However, as only 24-bit addresses are output, the address space available to micro DMA is 16M bytes. Three transfer modes are supported: 1-byte transfer, 1-word transfer (= two bytes), and 4-byte transfer. For each transfer mode, it is possible to specify whether to increment, decrement, or fix source and destination addresses after transfer. These modes facilitate data transfer from I/O to memory, from memory to I/O, and from I/O to I/O. For transfer mode details, see "Transfer Mode Register Details" later in this manual. As a 16-bit transfer counter is used, micro DMA can perform a maximum of 65536 transfers (initializing the counter to 0000H specifies the maximum number of transfers). The 18 interrupt sources with micro DMA start vectors (as listed in Table 3.3~(1)) can be used to start micro DMA processing. Figure 3.3.2 (1) shows the micro DMA cycle for 1-word transfer in transfer destination address INC mode (the same apart from counter mode). (The conditions for this cycle are based on a 16-bit bus, 0 waits, and transfer source/transfer destination addresses both even-numbered values.). Figure 3.3.2 (1) Micro DMA Cycle Diagram $States \ 1-3 \ : \ Instruction \ fetch \ cycle \ (prefetches \ the \ next \ instruction \ code)$ If the instruction cue buffer has three or more bytes of instruction code, the cycles are dummy cycles. States 4-5: Micro DMA read cycles State 6 : Dummy cycle (address bus remains the same as in state 5) States 6-8: Micro DMA write cycle Note 1: If the source address area uses an 8-bit bus, two states are added. If also the source address area uses a 16-bit bus and the source address is an odd-numbered address, two states are added. Note 2: If the destination address area uses an 8-bit bus, two states are added. If also the destination address area uses a 16-bit bus and the destination address is an odd-numbered address, two states are added. # (2) Register configuration (CPU control register) These Control Register can not be set only "LDC cr, r" instruction. #### (3)Transfer mode register details (1 states = 80 ns at 25 MHz) Note: n: corresponds to micro DMA channels 0 to 3. > DMADn + / DMASn + : Post-increment (Increments register value after transfer.) DMADn -/ DMASn -: Post-decrement (Decrement register value after transfer.) "I/O" means the fixed address, "memory" means the increased or decreased address in this table. Do not use undefined codes for transfer mode control. ## 3.3.3 Interrupt Controller Figure 3.3.3 (1) is a block diagram of the interrupt circuits. The left half of the diagram shows the interrupt controller; the right half includes the CPU interrupt request signal circuit and the HALT release signal circuit. Each interrupt channel (total of 24 channels) in the interrupt controller has an interrupt request flip-flop, interrupt priority setting register, and a register for storing the micro DMA start vector. The interrupt request fip-flop is used to latch interrupt requests from peripheral devices. The flip-flop is cleared to 0 at reset, when the CPU reads the interrupt channel vector after the acceptance of interrupt, when the CPU accepts the micro DMA request or when the CPU executes an instruction that clears the interrupt of that channel (writes 0 in the clear bit of the interrupt priority setting register). For example, to clear the INTO interrupt request, set the register after the DI instruction as follows. $INTEOAD \leftarrow ---- 0 --- Zero-clears the INTO Flip Flop.$ The status of the interrupt request flip-flop is detected by reading the clear bit. Detects whether there is an interrupt request for an interrupt channel. The interrupt priority can be set by writing the priority in the interrupt priority setting register (eg, INTE0AD, INTE45, etc.) provided for each interrupt source. Interrupt levels to be set are from 1 to 6. Writing 0 or 7 as the interrupt priority disables the corresponding interrupt request. The priority of the non-maskable interrupt $(\overline{NMI})$ pin, watchdog timer, etc.) is fixed to 7. If interrupt requests with the same interrupt level are generated simultaneously, interrupts are accepted in accordance with the default priority (the smaller the vector value, the higher the priority). The interrupt controller sends the interrupt request with the highest priority among the simultaneous interrupts and its vector address to the CPU. The CPU compares the interrupt mask register < IFF2 to 0> set in the Status Register by the interrupt request signal with the priority value sent; if the latter is higher, the interrupt is accepted. Then the CPU sets a value higher than the priority value by 1 in the CPU SR< IFF2 to 0>. Interrupt requests where the priority value equals or is higher than the set value are accepted simultaneously during the previous interrupt routine. When interrupt processing is completed (after execution of the RETI instruction), the CPU restores the valve in the interrupt mask register saved in the stack before the interrupt was generated to the CPU SR< IFF2 to 0>. The interrupt controller also has four registers used to store the micro DMA start vector. These are I/O registers; unlike other micro DMA registers (DMAS, DMAD, DMAM, and DMAC). Writing the start vector of the interrupt source for the micro DMA processing (see Table 3.3.(1)), enables the corresponding interrupt to be processed by micro DMA processing. The values must be set in the micro DMA parameter registers (eg, DMAS and DMAD) prior to the micro DMA processing. Figure 3.3.3 (1) Block Diagram of Interrupt Controller # (1) Interrupt priority setting register (Read-modify-write is prohibited.) | Symbol | Address | 7 | 6 | 5 | . 4 | 3 | 2 | 1 | 0 | |----------|---------|--------------|-------------------------------------------------------------------------------|---------------|------------------|----------------------|---------------|----------|-----------------------------------------------| | | | | INTAD | | | INTO | | | | | INTE0AD | 0070H | IADC | IADM2 IA | DM1 | IADM0 | I0C | 10M2 | 10M1 | IOMO | | INTEUAD | 00701 | R/W | | W | | R/W | | W | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | INT5 | | | | IN | T4 | | | 1517545 | 007411 | I5C | 15M2 15 | 5M1 | : I5M0 | I4C | 14M2 | 14M1 | : I4M0 | | INTE45 | 0071H | R/W | | W | | R/W | | W | | | | | 0 | 0 | 0 | . 0 | 0 | 0 | 0 | 0 | | | | | INT7 | | | | IN | T6 | | | | | 17C | 17M2 17 | 7M1 | 17M0 | 16C | 16M2 | 16M1 | 16M0 | | INTE67 | 0072H | R/W | | w | | R/W | | W | | | | | 0 | 0 | 0 | . 0 | 0 | 0 | 0 | . 0 | | | | | INTT1 (Time | er 1) | | | INTTO (1 | Timer 0) | | | | | IT1C | | 1M1 | : IT1M0 | IT0C | ITOM2 | ITOM1 | : ITOM0 | | INTET01 | 0073H | R/W | | W | | R/W | | W | | | | | 0 | 0 | 0 | : 0 | 0 | 0 | : 0 | . 0 | | | | | INTT3 (Time | | · · | | | | <u>. </u> | | | | IT3C | IT3M2 : IT | | : IT3M0 | IT2C | IT2M2 | | IT2M0 | | INTET23 | 0074H | R/W | | W | 1101010 | R/W | | W | 1121110 | | | | 0 | 0 : | | : 0 | 0 | . 0 | : 0 | : 0 | | | | U | | | : 0 | - | INTTR4 | | <u>; </u> | | | | IT5C | INTTR5 (TRE | 5M1 | : IT5M0 | IT4C | IT4M2 | | IT4M0 | | INTET45 | 0075H | R/W | 1131012 : 11 | | . 1131010 | R/W | . 1141012 | • | . 1141010 | | | | 0 | 0 | <u>W</u><br>0 | . 0 | 0 | 0 | W | 0 | | | | U | | | <u>:</u> 0 | U | • | | <u>:</u> 0 | | | 0076H | IT7C | INTTR7 (TRE | 7M1 | : IT7M0 | IT6C | INTTR6 | : | IT6M0 | | INTET67 | | R/W | 1171VIZ : 11 | | : 1171010 | R/W | TIOIVIZ | | : ITOIVIU | | | | 0 | 0 | <u>W</u><br>0 | . 0 | 0 | 0 | W | 0 | | | | U | | | <u>;</u> 0 | 0 | | • | <u>:</u> 0 | | | | ITVOC | INTTX0<br>(ITX0M2 : ITX | | : 1770140 | IBVOC | INT | | : IDVONAO | | INTES0 | 0077H | ITX0C<br>R/W | TIAUIVIZ : 117 | | : 11 X 0 1 1 1 0 | R/W | IRX0M2 | | : IKAUIVIU | | | | 0 | 0 | <u>W</u><br>0 | . 0 | 0 | 0 | W<br> | 0 | | | | U | | | : 0 | U | | | : 0 | | | | ITV1C | INTTX1 | | : ITV 1 N 1 O | IDV1C | INT<br>IRX1M2 | | IDV 1140 | | INTES1 | 0078H | ITX1C | ITX1M2 ITX | | : ITX IIVIU | | : IKX IIVIZ | • | : IKX IIVIU | | | | R/W | | <u>w</u> | : ^ | R/W | | . W | : ^ | | | | 0 | 0 : | | . 0 | 0 | <u>: 0</u> | : 0 | 0 | | | | ITC1C | INTTC1 | | : ITC4840 | ITCCC | INT | | : ITCOL 40 | | INTETC01 | 0079H | ITC1C | ITC1M2 ITC | | HICTIVIO | | ITC0M2 | • | TICUIVIO | | | | R/W | | <u>w</u> | : 0 | R/W | | W | : 0 | | | | 0 | 0 | 0 | <u>:</u> 0 | 0 | 0 | 0 | 0 | | | | ITC2C | INTTC3 | | : ITC2840 | ITCCC | INT | | : ITC2840 | | INTETC23 | 007AH | ITC3C | | | : 11 C3 1010 | ITC2C | : 11C2IVI2 | ITC2M1 | : 11C2IVIU | | | | R/W | | W | : ^ | R/W | : . | | : ^ | | | | 0 | 0 | 0 | <u> </u> | 0 | 0 | 0 | <u> </u> | | | | <u> </u> | | <u> </u> | | | | <u></u> | | | lxxM2 | lxxM1 | lxxM | | | Function | | | | | | 0<br>0 | 0 | 0 | Prohibi | ts inte | rrupt requ | iest.<br>evel to "1' | , | | | | 0 | 1 1 | 6 | 0 Sets interrupt request level to "2" | | | | <i>;</i> ` | | | | Ö | 1 | 1 | 1 Sets interrupt request level to "3". | | | | | | | | 1 | 0 | 0 | | | | | | | | | 1 | 0 | 0 | 1 Sets interrupt request level to "5". 0 Sets interrupt request level to "6". | | | | | | | | 1 | | 1 | | | rrupt requ | | • | | | | | | | | | | | | | | ←Interrupt source ←bit Symbol ←Read / Write ←After reset Function (Write) Clears interrupt request flag. ----- Don't care ----- Function (Read) Indicates no interrupt request. Indicates interrupt request. 0 # (2) External interrupt control # **Interrupt Input Mode Control Register** # **Setting of External Interrupt Pin Functions** | Interrupt | Pin name | Mode | Setting method | |-------------|----------|--------------------------|---------------------------------------------------| | N. N. A. I. | | Falling edge | IIMC <nmiree> = 0</nmiree> | | NMI | _ | Falling and rising edges | IIMC <nmiree> = 1</nmiree> | | INITO | 202 | _ <b>∫</b> Rising edge | IIMC <i0le> = 0, <i0ie> = 1</i0ie></i0le> | | INT0 | PB7 | <u></u> _ Level | | | INIT 4 | DDO | _ <b>√</b> Rising edge | T4MOC <cap12m1,0> = 0,0 or 0,1 or 1,1</cap12m1,0> | | INT4 | PB0 | <b>\</b> Falling edge | T4MOD <cap12m1, 0=""> = 1, 0</cap12m1,> | | INT5 | PB1 | _ <b>√</b> Rising edge | | | INITC | DD 4 | _f Rising edge | T5MOC <cap34m1,0> = 0,0 or 0,1 or 1,1</cap34m1,0> | | INT6 | PB4 | <b>\</b> Falling edge | T5MOD <cap34m1, 0=""> = 1, 0</cap34m1,> | | INT7 | PB5 | _√ Rising edge | | #### (3) Micro DMA start vector Register used to assign micro DMA processing to an interrupt source. The interrupt source whose micro DMA start vector matches the vector value set in this register is assigned as the micro DMA start source. When the micro DMA transfer counter value reaches 0, the interrupt controller is notified of the micro DMA transfer end interrupt corresponding to the channel, the micro DMA start vector register is cleared, and the micro DMA start source of the channel is also cleared. To continue the micro DMA processing, the micro DMA start vector register must be set again within the micro DMA transfer end interrupt processing. If the same vector is set in the micro DMA start vector registers of the multiple channels, the interrupt generated in the channel with the smaller number has a higher priority. Thus, if the same vector is set in the micro DMA start vector registers of two channels, the interrupt generated in the channel with the smaller number is processed until the micro DMA transfer end. If the micro DMA start vector of this channel is not set again, the next micro DMA is started for the channel with the higher number. (micro DMA chaining) | | Micro DMA0 Start Vector | | | | | (read-modify-write is not possible.) | | | | |-------------------------|-------------------------|----------|-----------|--------|--------------------------------------|--------------------------------------|-------------|----------------|------------| | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DMA0V | bit Symbol | | | | DMA0V8 | DMA0V7 | DMA0V6 | DMA0V5 | DMA0V4 | | (007CH) | Read/Write | | | | | | W | | | | ı | After reset | | | | 0 | 0 | 0 | 0 | 0 | | Micro DMA1 Start Vector | | | | | | (re | ad-modify- | write is not p | oossible.) | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DMA1V | bit Symbol | | | | DMA1V8 | DMA1V7 | DMA1V6 | DMA1V5 | DMA1V4 | | (007DH) | Read/Write | | | | | | W | | | | | After reset | | | | 0 | 0 | 0 | 0 | 0 | | | N | licro DN | IA2 Start | Vector | (read-modify-write is not possible.) | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DMA2V | bit Symbol | | | | DMA2V8 | DMA2V7 | DMA2V6 | DMA2V5 | DMA2V4 | | (007EH) | Read/Write | | | | | | W | | | | | After reset | | | | 0 | 0 | 0 | 0 | 0 | | | IV | licro DM | IA3 Start | Vector | | (re | ead-modify- | write is not | possible.) | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DMA3V | bit Symbol | | | | DMA3V8 | DMA3V7 | DMA3V6 | DMA3V5 | DMA3V4 | | (007FH) | Read/Write | | | | | | W | | | | | After reset | | | | 0 | 0 | 0 | 0 | 0 | #### (4)**Notes** The instruction execution unit and the bus interface unit of this CPU operate independently. Therefore, immediately before an interrupt is generated, if the CPU fetches an instruction that clears the corresponding interrupt request flag, the CPU may execute the instruction that clears the interrupt request flag between accepting and reading the interrupt vector. In this case, the CPU reads the default vector 0028H and reads the interrupt vector at address FFFF28H. To avoid the above problem, place instructions that clear interrupt request flags after a DI instruction. In the case of setting an interrupt enable again by EI instruction after the execution of clearing instruction, execute EI instruction after clearing instruction and following more than one instruction are executed. When EI instruction is placed immediately after clearing instruction, an interrupt becomes enable before interrupt request flags are cleared. In the case of changing the value of the interrupt mask register < IFF2 to 0 > by execution of POP SR instruction, disable an interrupt by DI instruction before execution of POP SR instruction. In addition, take care as the following three circuits are exceptional and demand special attention. | INTO level mode | INTO in level mode is not an edge-detect interrupt, so the interrupt request flip-flop function is canceled. The peripheral interrupt request bypasses the S input of the flip-flop, and acts as the Q output. Changing modes from edge to level automatically clears the interrupt request flag. If the CPU enters the interrupt response sequence as a result of setting INTO from 0 to 1, INTO must be held at 1 until the interrupt response sequence is completed. If the INTO level mode is used to release a halt, INTO must be held at 1 from the time INTO changes from 0 to 1, to the time when the halt is released. (Ensure that INTO does not go back 0 due to noise before the halt is released.) When switching modes from level to edge, any interrupt request flag set in level mode is not cleared. Accordingly, clear the interrupt request flag using the following sequence. DI LD (IIMC), 00H; Switches from level to edge. LD (INTEOAD), 00H; Clears interrupt request flag. El | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INTAD | The interrupt request flip-flop can only be cleared by reset or by reading the A/D conversion result register, not by an instruction. | | INTRX | The interrupt request flip-flop can only be cleared by reset or by reading the serial channel receive buffer, not by an instruction. | The following instructions or pin changes are equivalent to instructions that Note: clear the interrupt request flag. Instructions that switch to level mode after an interrupt request is INT<sub>0</sub> generated in edge mode. The pin input changes from high to low after an interrupt request is generated in level mode. ("H" $\rightarrow$ "L") Instructions that read the A/D conversion result register. **INTAD** Instructions that read the receive buffer. INTRX ## 3.4 Standby Controller When the 'HALT' instruction is executed, the operating mode changes RUN, IDLE, or STOP mode depending on the contents of the HALT mode setting register WDMOD <HALTM 1:0>. - (1) RUN: Only the CPU halts; power consumption remains unchanged. - (2) IDLE: Only the built-in oscillator operates, while all other built-in circuits stop. The Power Consumption is reduced to 1/10 or less than that during NORMAL operation. - (3) STOP: All internal circuits including the built-in oscillator stop. This greatly reduces power consumption. The HALT release depends on these three modes. For details, see "table 3.4 (2)". (Note: The HALT state cannot be released by micro DMA start except for INTO.) (Example releasing "RUN" mode) INTO interrupt releases HALT state when the RUN mode is on. ## (1) RUN mode Figure 3.4.1 shows the timing for releasing the HALT state by interrupts in the RUN mode. In the RUN mode, the system clock in the MCU continues to operate even after a HALT instruction is executed. Only the CPU stops executing the instruction. Until the HALT state is released, the CPU repeats dummy cycles. In the HALT state, an interrupt request is sampled with the falling edge of the "CLK" signal. The external interrupts (INT4, 5, 6, 7) releases only RUN mode. Figure 3.4.1 Timing Chart for Releasing the HALT State by Interrupt in RUN Modes # (2) IDLE mode Figure 3.4.2 illustrates the timing for releasing the HALT state by interrupts in the IDLE mode. In the IDLE mode, only the internal oscillator operates. The system clock in the MCU stops, and the CLK pin is fixed at the "1" level. In the HALT state, an interrupt request is sampled asynchronously with the system clock, however the HALT release (restart of operation) is performed synchronously with it. The interrupts except $\overline{NMI}$ and INT0 is disabled during this mode. Figure 3.4.2 Timing Chart of HALT Released by Interrupts in IDLE Mode #### (3) STOP mode Figure 3.4.3 is a timing chart for releasing the HALT state by interrupts in the STOP mode. The STOP mode is selected to stop all internal circuits including the internal oscillator. In this mode, all pins except special ones are put in the high-impedance state, independent of the internal operation of the MCU. Note, however, that the pre-halt state (The status prior to execution of HALT instruction) of all output pins can be retained by setting the internal I/O register WDMOD<DRVE> to "1". The content of this register is initialized to "0" by resetting. When the CPU accepts an interrupt request, the internal oscillator is restarted immediately. However, to get the stabilized oscillation, the system clock starts its output after the time set by the warming up counter WDMOD<WARM>. A warming-up time of either the clock oscillation time $\times 2^{14}$ or $2^{16}$ can be set by setting this bit to either "0" or "1". This bit is initialized to "0" by resetting. Figure 3.4.3 Timing Chart of HALT Released by Interrupt in STOP Mode Only the either $\overline{NMI}$ , INTO, or $\overline{RESET}$ can release the STOP mode. When the STOP mode is released by the except RESET, the system clock is started outputting after warming up time to get the stabilized oscillation. When the STOP mode is released by $\overline{RESET}$ , it is necessary to keep the $\overline{RESET}$ signal at '0' long enough to release to get the stabilized oscillation because of the warming up counter is ignored. The warming up counter operates when the STOP mode is released even the system which is used an external oscillator. As a result, it takes warming up time from inputting the releasing request to outputting the system clock. Table 3.4 (1) Pin states in STOP mode | Pin name | I/O | DRVE = 0 | DRVE = 1 | |--------------------------------------------|------------------------------------------------------------------|-------------------------|--------------------------| | D0 to 7 | I/O | HI-Z* | HI-Z* | | P10 to P17 (D8 to D15) | Input mode (P10 to P17) Output mode (P10 to P17) I/O (D8 to D15) | HI-Z*<br>HI-Z*<br>HI-Z* | HI-Z*<br>Output<br>HI-Z* | | P20 to P27 (A16 to A23) | Output | HI-Z | Output | | A0 to A15 | Output | HI-Z | Output | | RD, WR | Output | HI-Z | "1" | | P52 to P55<br>(HWR, BUSRQ, BUSAK, R/W) | Input mode<br>Output mode | PU*<br>PU* | PU△<br>Output | | P60 to P65 (CS, RAS, CAS, REFOUT) | Output | HI-Z | Output | | P70 to P77 (PG00 to PG13) | Input mode<br>Output mode | PU*<br>PU* | PU△<br>Output | | P80 to P85 (TXD, RXD, SCLK, CTS) | Input mode<br>Output mode | PU*<br>PU* | PU△<br>Output | | P90 to P93 (AN0 to AN3) | Input (PORT)<br>Input (AN0 to AN3) | invalid | invalid<br>© | | PA0 (WAIT) | Input mode<br>Output mode | PU*<br>PU* | PU△<br>Output | | PA1 to PA3 (TI0, TO1, TO3) | Input mode<br>Output mode | PU*<br>PU* | PU△<br>Output | | PB0 to PB6 (TI4 to 7, TO4 to 6, INT4 to 7) | Input mode<br>Output mode | PU*<br>PU* | PU△<br>Output | | PB7 (INT0) | Input mode<br>Output mode | PU△<br>PU△ | PU△<br>Output | | NMI | Input | valid | valid | | WDTOUT | Output | Output | Output | | CLK | Output | HI-Z | "1" | | RESET | Input | valid | valid | | AM (8/ <del>16</del> ) | Input | 0 | 0 | | EA | Input | 0 | 0 | | X1 | Input | invalid | invalid | | X2 | Output | "1" | "1" | Output: Output state before HALT state. ΡU : Programmable pull-up pin. Input gate disable state. No through current even if the pin is set to high impedance. An instruction to access the port register (Ex. P8) should not be placed before the HALT instruction. There is possibility that the input gate is not disabled. $\triangle$ Fix the pin to avoid through current since the input gate operates when the pin is at high impedance. 0 need to be driven externally. valid : Input is valid. Input is invalid. No through current since input gate is disable. invalid : Table 3.4 (2) I/O operation and cancel during halt mode | | Halt mode | RUN | IDLE | STOP | | |-----------|----------------------|-------------------|---------|----------------------|--| | WDI | MOD 〈 HALTM1, 0 〉 | 00 | 10 | 01 | | | | CPU | | Stopped | | | | | I/O port | | | See Table<br>3.4 (1) | | | | 8 bit Timer | | | | | | | 8 bit PWM Timer | | | | | | Operation | 16 bit Timer | | | | | | block | Pattern Generator | Operating Stopped | | ped | | | | Serial Interface | | | | | | | A/D Converter | | | | | | | Watch Dog Timer | | | | | | | DRAM Controller | | | | | | | Interrupt Controller | | | | | | Interrupt mask, | | | Inter | rupt request | level | Interrupt request level*2 | | | | |--------------------|----------------|------------|--------------------------------|--------------|-------|-----------------------------------------------------------------|------|------------|--| | request level | | | ≧ Interrupt mask 〈 IFF2 to 0 〉 | | | <interrupt 0="" mask="" th="" to="" 〈iff2="" 〉<=""></interrupt> | | | | | Halt mode | | RUN | IDLE | STOP | RUN | IDLE | STOP | | | | | | NMI | 0 | 0 | ⊚*1 | 0 | 0 | ⊚*1 | | | 1 | Inter-<br>rupt | INTWD | © | × | × | © | × | × | | | | | INTO | <b>©</b> | <b>©</b> | ⊚*1 | 0 | 0 | <u></u> *1 | | | Halt | | INT4-7 | © | × | × | × | × | × | | | release<br>sources | | INTT0-3 | © | × | × | × | × | × | | | | | INTTR4-7 | <b>©</b> | × | × | × | × | × | | | | | INTRXD0, 1 | © | × | × | × | × | × | | | | | INTTXD0, 1 | © | × | × | × | × | × | | | | | INTAD | © | × | × | × | × | × | | | | | RESET | 0 | 0 | 0 | 0 | 0 | © | | ① : Interrupt processing is processed after releasing HALT state. (Reset initializes LSI.) $\bigcirc \ : \quad \text{Start excuting an instruction that follows the HALT instruction after releasing HALT state}.$ x: Cannot be used for halt release. ${}^{\star}1$ : Release HALT state after the warming up time. \*2 : The DI instruction operates in the same way. #### 3.5 Functions of Ports The TMP95C061B has a total of 56 bits when the AM8/16 pin is set to high level; a total of 48 bits when the AM8 / 16 pin is set to low level. These ports are also used for internal CPU and I/O. Table $3.5\ (1)$ lists port pin functions. Table $3.5\ (2)$ lists I/O port setting. Table 3.5 (1) Functions of Ports (R: ↑ = With programmable pull-up resistor ↓ = With programmable pull-down) | Table 5.5 (1) Functions of Ports $\psi = W(x) programmasic pair ass$ | | | | | | | |----------------------------------------------------------------------|------------|----------------|-----------|----------|------------------------|-----------------------------------| | Port | Pin name | Number of pins | Direction | R | Direction setting unit | Pin name for built-in<br>function | | Port1 | P10 to P17 | 8 | I/O | - | Bit | D8 to D15 | | Port2 | P20 to P27 | 8 | Output | - | (Fixed) | A16 to A23 | | Port5 | P52 | 1 | I/O | 1 | Bit | HWR | | | P53 | 1 | I/O | 🛉 | Bit | BUSRQ | | | P54 | 1 | I/O | 🚹 | Bit | BUSAK | | | P55 | 1 | I/O | <b> </b> | Bit | R/ <del>W</del> | | Port6 | P60 | 1 | Output | _ | (Fixed) | CS0 | | | P61 | 1 | Output | _ | (Fixed) | CS1 | | | P62 | 1 | Output | - | (Fixed) | CS2 | | | P63 | 1 | Output | - | (Fixed) | CS3 / CAS | | | P64 | 1 | Output | - | (Fixed) | RAS | | | P65 | 1 | Output | _ | (Fixed) | REFOUT | | Port7 | P70 to P77 | 8 | I/O | 1 | Bit | PG00 to PG03, | | | | | | | | PG10 to PG13 | | Port8 | P80 | 1 | I/O | 1 | Bit | TXD0 | | | P81 | 1 | I/O | 1 | Bit | RXD0 | | | P82 | 1 | I/O | <b> </b> | Bit | CTS0/SCLK0 | | | P83 | 1 | I/O | ↑ | Bit | TXD1 | | | P84 | 1 | I/O | ↑ | Bit | RXD1 | | | P85 | 1 | I/O | 1 | Bit | SCLK1 | | Port9 | P90 to P93 | 4 | Input | - | (Fixed) | AN0 to AN3 | | PortA | PA0 | 1 | I/O | 1 | Bit | WAIT | | | PA1 | 1 | I/O | 1 | Bit | TI0 | | | PA2 | 1 | I/O | ↑ | Bit | TO1 | | | PA3 | 1 | I/O | 1 | Bit | TO3 | | PortB | PB0 | 1 | I/O | 1 | Bit | TI4/INT4 | | | PB1 | 1 | I/O | 1 | Bit | TI5/INT5 | | | PB2 | 1 | I/O | ↑ | Bit | TO4 | | | PB3 | 1 | I/O | ↑ | Bit | TO5 | | | PB4 | 1 | I/O | ↑ | Bit | TI6/INT6 | | | PB5 | 1 | I/O | ↑ | Bit | TI7 / INT7 | | | PB6 | 1 | I/O | ↑ | Bit | TO6 | | | PB7 | 1 | I/O | 1 | Bit | INT0 | Table 3.5 (2) I/O Port Setting | PORT | PIN NAME | PORT (I/O) or FUNCTION | | I/O REGISTER | | | |-------|------------|------------------------------------|---|--------------|------|--| | PORT | | | | PnCR | PnFC | | | PORT1 | P1 (0 : 7) | INPUT PORT | X | 0 | | | | | (NOTE 1) | OUTPUT PORT | X | 1 | _ | | | | | D (8 : 15) | X | Х | | | | PORT2 | P2 (0 : 2) | OUTPUT PORT | Х | _ | 0 | | | | | A (16 : 23) | X | | 1 | | | PORT5 | RD | RD OUTPUT only for External Access | 1 | _ | _ | | | | | ALWAYS RD OUTPUT | 0 | | | | | | P5 (2 : 5) | INPUT PORT (NO PULL-UP) | 0 | 0 | 0 | | | | | INPUT PORT (WITH PULL-UP) | 1 | 0 | 0 | | | | | OUTPUT PORT | Х | 1 | 0 | | | | P52 | HER OUTPUT | Х | 1 | 1 | | | | P53 | BUSRQ INPUT (NO PULL-UP) | 0 | 0 | 1 | | | | | BUSRQ INPUT (WITH PULL-UP) | 1 | 0 | 1 | | | | P54 | BUSAK OUTPUT | Х | 1 | 1 | | | | P55 | R/WOUTPUT | Х | 1 | 1 | | | PORT6 | P6 (0 : 5) | OUTPUT PORT | Х | | 0 | | | TORTO | P60 | CSO OUTPUT | Х | | 1 | | | | P61 | CS1 OUTPUT | Х | | 1 | | | | P62 | CS2 OUTPUT | | _ | 1 | | | | P63 | CS3 / CAS OUTPUT (NOTE 2) | Х | | 1 | | | | P64 | RAS OUTPUT | Х | | 1 | | | | P65 | REFOUT OUTPUT | Х | | 1 | | | PORT7 | P7 (0 : 7) | INPUT PORT (NO PULL-UP) | 0 | 0 | 0 | | | | | INPUT PORT (WITH PULL-UP) | 1 | 0 | 0 | | | | | OUTPUT PORT | Х | 1 | 0 | | | | | PGn OUTPUT | Х | 1 | 1 | | | PORT8 | P8 (0 : 5) | INPUT PORT (NO PULL-UP) | 0 | 0 | 0 | | | | | INPUT PORT (WITH PULL-UP) | 1 | 0 | 0 | | | | | OUTPUT PORT | Х | 1 | 0 | | | | P80 | TXD0 OUTPUT | Х | 1 | 1 | | | | P83 | TXD1 OUTPUT | Х | 1 | 1 | | | | P81 | RXD0 INPUT (NO PULL-UP) | 0 | 0 | | | | | | RXD0 INPUT (WITH PULL-UP) | 1 | 0 | _ | | | | P84 | RXD1 INPUT (NO PULL-UP) | 0 | 0 | | | | | | RXD1 INPUT (WITH PULL-UP) | 1 | 0 | | | | | P82 | SCLK0 OUTPUT | X | 1 | 1 | | | | | CTSO / SCLKO INPUT (NO PULL-UP) | 0 | 0 | 0 | | | | | CTSO / SCLKO INPUT (WITH PULL-UP) | 1 | 0 | 0 | | | | P85 | SCLK1 OUTPUT | X | 1 | 1 | | | | " | CTSO / SCLK1 INPUT (NO PULL-UP) | | 0 | 0 | | | | | CTSO / SCLK1 INPUT (WITH PULL-UP) | 1 | 0 | 0 | | (NOTE 1) Function is fixed according to input to AM8 / 16 pin. (NOTE 2) The function of P63 (CS3 / CAS) is selected using CS / WAIT control register B3CS <B3CAS>. | PORT | PIN NAME | PORT (I/O) or FUNCTION | | I/O REGISTER | | | |-------------|------------|-------------------------------|---|--------------|------|--| | PORT | PIN NAIVIE | | | PnCR | PnFC | | | Port9 | P9 (0 : 3) | INPUT PORT | | - | - | | | | | AN (0 : 3) INPUT (NOTE 3) | Х | | | | | PortA | PA (0 : 3) | INPUT PORT (NO PULL-UP) | 0 | 0 | 0 | | | | | INPUT PORT (WITH PULL-UP) | 1 | 0 | 0 | | | | | OUTPUT PORT | Х | 1 | 0 | | | | PA0 | WAIT INPUT (NO PULL-UP) | 0 | 0 | | | | | | WAIT INPUT (WITH PULL-UP) | 1 | 0 | - | | | | PA1 | TIO INPUT (NO PULL-UP) | 0 | 0 | | | | | | TIO INPUT (WITH PULL-UP) | 1 | 0 | | | | | PA2 | TO1 OUTPUT | Х | 1 | 1 | | | | PA3 | TO3 OUTPUT | Χ | 1 | 1 | | | PortB | PB (0 : 7) | INPUT PORT (NO PULL-UP) | 0 | 0 | 0 | | | | | INPUT PORT (WITH PULL-UP) | 1 | 0 | 0 | | | • | | OUTPUT PORT | Х | 1 | 0 | | | | PB0 | TI4 / INT4 INPUT (NO PULL-UP) | 0 | 0 | | | | | | TI4 / INT4 INPUT (PULL-UP) | 1 | 0 | | | | | PB1 | TI5 / INT5 INPUT (NO PULL-UP) | 0 | 0 | | | | | | TI5 / INT5 INPUT (PULL-UP) | 1 | 0 | - | | | | PB4 | TI6 / INT6 INPUT (NO PULL-UP) | 0 | 0 | | | | | | TI6 / INT6 INPUT (PULL-UP) | 1 | 0 | | | | | PB5 | TI7 / INT7 INPUT (NO PULL-UP) | 0 | 0 | | | | | | TI7 / INT7 INPUT (PULL-UP) | 1 | 0 | | | | | PB2 | TO4 OUTPUT | Х | 1 | 1 | | | | PB3 | TO5 OUTPUT | Χ | 1 | 1 | | | | PB6 | TO6 OUTPUT | Х | 1 | 1 | | | | PB7 | INTO INPUT (NO PULL-UP) | 0 | 0 | | | | (NOTE 6) \4 | (NOTE 4) | INTO INPUT (WITH PULL-UP) | 1 | 0 | _ | | (NOTE 3) When P9 (0 : 3) are used as input channels of the A / D converter, channels are selected using ADMOD<ADCHn>. (NOTE 4) When PB7 pin is used as INT0 pin, set IIMC<IOIE>to "1". (enable interrupt input.) #### 3.5.1 Port 1 (P10 to P17) Port 1 is an 8-bit general-purpose I/O port. I/O can be set on a bit basis using control register P1CR. Resetting resets all bits of output latch P1 and control register P1CR to 0 and sets Port 1 to input mode. In addition to functioning as a general-purpose I/O port, Port 1 also functions as a data bus (D8 to 15). TMP95C061B determines the port function and the data bus function according to the input state of AM8/ $\overline{16}$ pin after reset. When AM8/ $\overline{16}$ is set to low level, the data bus functions. When AM8/ $\overline{16}$ is set to high level, the port functions. When using as the data bus (AM8/ $\overline{16}$ ="0"), the bit of P1CR register should not be set to 1. Figure 3.5 (1) Port 1 # Port 1 Register | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-------------|-----|-----|------------|---------------|----------------|--------------|-----|-----| | | bit Symbol | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | | (0001H) | Read/Write | | | | R/ | W | | | | | | After reset | | Inp | ut mode (O | utput latch i | register is cl | eared to "0" | ·.) | | # **Port 1 Control Register** | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-------------|------|------|------|--------|----------|------|------|------| | P1CR | bit Symbol | P17C | P16C | P15C | P14C | P13C | P12C | P11C | P10C | | (0004H) | Read/Write | | | | ٧ | <b>V</b> | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Function | | | | 0 : IN | 1 : OUT | | | | Read-modify-write is prohibited for registers P1CR. Port 1 function setting | AM8 / 16<br>P1CR < P1XC > | 0 | 1 | |---------------------------|------------------------|-------------| | 0 | Data bus<br>(D15 to 8) | Input port | | 1 | Don't set | Output port | Note: <P1XC> is bitX in register P1CR. Figure 3.5 (2) Registers for Port 1 ## 3.5.2 Port 2 (P20 to P27) Port 2 is an 8-bit general-purpose output-only port. A reset sets all bits of the output latches in the port 2 register (P2) to "1" and all port pins output "1". In addition to functioning as a general-purpose output port, port 2 can also function as address bus (A16 to 23). The port function is specified by function register P2FC. Port pins can be selected individually as either output ports or address bus pins. In TMP95C061B with external ROM, a reset sets all bits of the function register to "1", and sets the pins as address bus pins (A16 to A23). Figure 3.5 (3) Port2 Port 2 Register P2 (0006H) | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | |-------------|---------------------------------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|--|--| | bit Symbol | P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | | | | | | | Read/Write | | | | R/ | W | | | | | | | | | | After reset | (Output latch register is set to "1") | | | | | | | | | | | | | # Port 2 Function Register P2FC (0009H) | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |-------------|----------------------------------------|------|------|------|------|------|------|------|--|--|--|--| | bit Symbol | P27F | P26F | P25F | P24F | P23F | P22F | P21F | P20F | | | | | | Read/Write | | | | ١ | V | | | | | | | | | After reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | Function | 0 : Port, 1 : Address bus (A23 to A16) | | | | | | | | | | | | Read-modify-write is prohibited for registers and P2FC. Figure 3.5 (4) Registers for Port 2 ### 3.5.3 Port5 (P52 to P55) Port 5 is a 4-bit general-purpose I/O port. I/O can be set on a bit basis using control register P5CR and function register P5FC. Resetting does the following: Resets all bits of the Port 5 output latch, the control register P5CR and the function register P5FC to "0" and sets each port input mode with pull-up resisters. Figure 3.5 (5) Port5 (P50, P51, P52, P54, P55) Figure 3.5 (6) Port5 (P53) Figure 3.5 (7) Registers for Port5 #### 3.5.4 Port6 (P60 to P65) Port 6 is a 6-bit general-purpose output port. Resetting sets each output latch P62="0", P60, P61, P63 to P65="1". Functions can be selected using P6FC and provided chip select and DRAM control functions ( $\overline{CSO}$ to $\overline{3}$ , $\overline{CAS}$ , $\overline{RAS}$ and $\overline{REFOUT}$ ). After resetting, each port operates as output port. Figure 3.5 (8) Port6 Port 6 Register 4 3 2 0 1 5 6 Note: The function of P63 ( $\overline{\text{CS3}}$ / $\overline{\text{CAS}}$ ) is selected using B3CS register. Figure 3.5 (9) Register for Port 6 ### 3.5.5 Port7 (P70 to P77) Port 7 is an 8-bit general-purpose I/O port. I/O can be set on bit basis. Resetting sets Port 7 as an input port and connects a pull-up resistor. It also sets all bits of the output latch to 1. In addition to functioning as a general-purpose I/O port, Port 7 also functions as a pattern generator PG0/PG1 output. PG0 is assigned to P70 to P73; PG1, to P74 to P77. Writing 1 in the corresponding bit of the port 7 control register (P7CR) and function register (P7FC) enables PG output. Resetting resets the function register P7FC value to 0, and sets all bits to ports. Figure 3.5 (10) Port 7 Figure 3.5 (11) Refister for Port 7 ### 3.5.6 Port 8 (P80 to P85) Port 8 is an 6-bit general-purpose I/O port. I/O can be set on a bit basis. Resetting sets Port 8 as an input port and connects a pull-up resistor. It also sets all bits of the output latch register P8 to 1. In addition to functioning as a general-purpose I/O port, Port 8 also functions as an I/O for serial channel 1, 0. Writing '1' in the corresponding bit of the Port 8 function register enables those functions. Resetting resets the function register value to '0' and sets all bits to ports. ## (1) Port 80, 83 (TXD0 / TXD1) P80 and P83 also function as serial channel TXD output pins in addition to I/O ports. They have programmable open drain function. Figure 3.5 (12) Port 80, 83 ## (2) Port 81, 84 (RXD0, 1) P81 and P84 are I/O ports, and also used as RXD input pins for serial channels. Figure 3.5 (13) Port 81, 84 # (3) Port 82 (CTSO / SCLKO) P92 is an I/O port, and also used as a $\overline{\text{CTS}}$ input pin or as a SCLK0 I/O pin for serial channels. Figure 3.5 (14) Port 82 # (4) Port 85 (SCLK1) P85 is general-purpose I/O port. It is also used as a SCLK1 I/O pin for serial channel 1. Figure 3.5 (15) Port 85 Note: To set the TxD pin to open drain, write '1' in bit 0 (for TxD0 pin) or bit 1 (for TxD1 pin) of the ODE register. P81 / RxD0, P84 / RxD1 pins do not have a register changing PORT / FUNCTION. For example, even when the pins are used as input port pins (P81/P84), the input data for P81/P84 are input to SIO as a serial receive data (RxD0/RxD1). Figure 3.5 (16) Register for Port 8 #### 3.5.7 Port 9 (P90 to P93) Port 9 is a 4-bit Input port, also used as analog input pins for the internal A/D Converter. Figure 3.5 (17) Port 9 Note: Select the input channels for the A/D converter in A/D converter mode register ADMOD. Figure 3.5 (18) Register for Port 9 #### 3.5.8 Port A (PA0 to PA3) Port A is a 4-bit general-purpose I/O port. I/O can be set on bit basis. Resetting sets Port 7 as an input port and connects a pull-up resistor. In addition to functioning as a general-purpose I/O port, Port A0 also functions as an wait input pin WAIT; Port A1 as an 8-bit timer input (TI0), Port A2 as an 8-bit timer output (TO1), and Port A3 as an 8-bit timer output (TO3) pin. Writing 1 in the corresponding bit of the Port A function register (PAFC) enables output of the timer. Resetting resets the function register PAFC value to 0, and sets all bits to ports. Figure 3.5 (19) Port A Note: PA1/TI0 pin does not have a register changing Port/Function. For example, when it is used as an input port (PA1), the input signal for PA1 is inputted to 8 bit timer 0 as a timer input 0 (TI1). Figure 3.5 (20) Register for port A ## 3.5.9 Port B (PB0 to PB7) Port B is an 8-bit general-purpose I/O port. I/O can be set on a bit basis. Resetting sets Port B as an input port and connects a pull-up resistor. It also sets all bits of the output latch register PB to 1. In addition to functioning as a general-purpose I/O port, Port B also functions as an input for 16-bit timer 4 & 5 clocks, an output for 16-bit timer F/F 4, 5, & 6 output, and an input for INTO. Writing '1' in the corresponding bit of the Port 8 function register (PBFC) enables those functions. Resetting resets the function register PBFC value to '0' and sets all bits to ports. ## (1) PB0 to PB6 Figure 3.5 (21) Port B (PB0~PB6) # (2) PB7 (INT0) Port B7 is a general-purpose I/O port, and also used as an INT0 pin for external interrupt request input. Figure 3.5 (22) Port B7 Note) PB0/TI4, PB1/TI5, PB4/TI6 and PB5/TI7 pins do not have a register changing Port/Function. For example, even when the pins are used as input port pins, data are input to the 16-bit timer. When PB7/INT0 pin is used as an INT0 pin, set PBCR<PB7C> to "0" and IIMC <I0IE> to "1". Figure 3.5 (23) Register for Port B ## 3.6 Chip Select / Wait Controller, AM8 / $\overline{16}$ pin TMP95C061B has a built-in chip select / wait controller used to control chip select ( $\overline{\text{CS0}}$ to $\overline{\text{CS3}}$ pins), wait ( $\overline{\text{WAIT}}$ pin), and data bus size (8 or 16 bits) for any of the four block address areas. And there is an AM8 / $\overline{16}$ pin which selects external data bus width for TMP95C061B. ### 3.6.1 Control Register Table 3.6 (1) shows control registers. Each block address area is controlled using CS / WAIT control register. Start address register (MSAR0 to MSAR3) and address mask register (MAMR0 to 3). 4 3 bit Symbol B0E **BOBUS** B0W1 B0W0 Read/Write W W W **BOCS** 0 0 After reset 0 0 (0068H)1:B0CS 0: 16 BIT 00: 2 WAIT master **Function** 1:8 BIT 01: 1 WAIT (Prohibit bit 10: 1 WAIT + n RMW) 11: 0 WAIT bit Symbol B1E **B1BUS** B1W1 B1W0 Read/Write W W W B1CS After reset 0 0 0 (0069H)1:B1CS 0: 16 BIT 00: 2 WAIT Function master 1:8 BIT (Prohibit 01: 1 WAIT bit RMW) 10: 1 WAIT + n 11: 0 WAIT B<sub>2</sub>E B2M **B2BUS** B2W0 bit Symbol **B2W1** Read/Write W W w W B2CS After reset 0 0 0 (006AH) 0: 16 BIT 1:B2CS 0:16 M 00: 2 WAIT **Function** 1:8BIT master Area (Prohibit 01: 1 WAIT RMW) bit 1:Set 10: 1 WAIT + n MREG 11: 0 WAIT bit Symbol B3E **B3CAS B3BUS B3W1** B3W0 Read/Write W W W W B3CS After reset 0 0 0 0 0 (006BH) 1:B3CS 0: CS3 0: 16 BIT 00: 2 WAIT **Function** output : 1: 8 BIT master (Prohibit 01: 1 WAIT bit 1: CAS RMW) 10: 1 WAIT + n output 11: 0 WAIT BEXBUS BEXW0 bit Symbol BEXW1 ÷ Read/Write w **BEXCS** After reset 0 (006CH)0: 16 BIT 00: 2 WAIT **Function** 1: 8 BIT (Prohibit 01: 1 WAIT RMW) 10: 1 WAIT + n 11: 0 WAIT Table 3.6 (1) Chipselect / wait control register Note: Read-modify-write is prohibited for registers BOCS, B1CS, B2CS, B3CS and BEXCS. #### (1) Enable Bit 4 (B0E, B1E, B2E and B3E) of control register BXCS is a master bit used to specify enable (1) / disable (0) of the setting. Resetting sets B0E, B1E and B3E to disable (0) and B2E to enable (1). #### (2) Data bus size select Bit 2 (B0BUS, B1BUS, B2BUS, B3BUS, BEXBUS) of the control register is used to specify data bus size. Setting this bit to 0 accesses the memory in 16-bit data bus mode; setting it to 1 accesses the memory in 8-bit data bus mode. This bit is effective only in 16 bit bus mode (AM8 / $\overline{16}$ =0). In 8 bit bus mode (AM8 / $\overline{16}$ =1), this bit is negligible and all external memory areas are accessed in fixed 8 bit bus (See 3.1.2 External Data width selection pin (AM8 / $\overline{16}$ ). Changing data bus size depending on the access address is called dynamic bus sizing. Table 3.6 (2) shows the details of the bus operation. #### (3) Wait control Control register bits 1 and 0 (B0W1,0; B1W1,0; B2W1,0, B3W1,0, BEXW1,0) are used to specify the number of waits. Setting these bits to 00 inserts a 2-state wait regardless of the $\overline{WAIT}$ pin status. Setting them to 01 inserts a 1-state wait regardless of the $\overline{WAIT}$ status. Setting them to 10 inserts a 1-state wait and samples the $\overline{WAIT}$ pin status. If the pin is low, inserting the wait maintains the bus cycle until the pin goes high. Setting them to 11 completes the bus cycle without a wait regardless of the $\overline{WAIT}$ pin status. Resetting sets these bits to 00 (2-state wait mode). Note:In case of competition of accessing and refreshing to DRAM, TMP95C061B automatically inserts refresh cycle in addition to settled wait cycle. #### (4) CS / CAS Waveform select Bit3 of Control register B3CS is used to specify waveform mode output from the chip select pin $(\overline{CS3} / \overline{CAS})$ . Setting this bit to 0 specifies $\overline{CS3}$ waveforms; setting it to 1 specifies $\overline{CAS}$ waveforms. Resetting clears bit 5 to 0. | Operand data | Operand start | Memory data | CPU address | CPU | data | |--------------|---------------|-------------|--------------|------------|------------| | size | address | size | Ci o address | D15 to D8 | D7 to D0 | | 8 bits | 2n + 0 | 8 bits | 2n + 0 | XXXXX | b7 to b0 | | | (even number) | 16 bits | 2n + 0 | xxxxx | b7 to b0 | | | 2n + 1 | 8 bits | 2n + 1 | xxxxx | b7 to b0 | | | (odd number) | 16 bits | 2n + 1 | b7 to b0 | XXXXX | | 16 bits | 2n + 0 | 8 bits | 2n + 0 | xxxxx | b7 to b0 | | | (even number) | | 2n + 1 | xxxxx | b15 to b8 | | | | 16 bits | 2n + 0 | b15 to b8 | b7 to b0 | | | 2n + 1 | 8 bits | 2n + 1 | xxxxx | b7 to b0 | | | (odd number) | | 2n + 2 | xxxxx | b15 to b8 | | | | 16 bits | 2n + 1 | b7 to b0 | xxxxx | | | | | 2n + 2 | xxxxx | b15 to b8 | | 32 bits | 2n + 0 | 8 bits | 2n + 0 | xxxxx | b7 to b0 | | | (even number) | | 2n + 1 | xxxxx | b15 to b8 | | | | | 2n + 2 | xxxxx | b23 to b16 | | | | | 2n + 3 | xxxxx | b31 to b24 | | | | 16 bits | 2n + 0 | b15 to b8 | b7 to b0 | | | | | 2n + 2 | b31 to b24 | b23 to b16 | | | 2n + 1 | 8 bits | 2n + 1 | xxxxx | b7 to b0 | | | (odd number) | | 2n + 2 | xxxxx | b15 to b8 | | | | | 2n + 3 | xxxxx | b23 to b16 | | | | | 2n + 4 | xxxxx | b31 to b24 | | | | 16 bits | 2n + 1 | b7 to b0 | xxxxx | | | | | 2n + 2 | b23 to b16 | b15 to b8 | | | | | 2n + 4 | xxxxx | b31 to b24 | Table 3.6 (2) Dynamic Bus Sizing xxxxx : During a read, data input to the bus is ignored. At write, the bus is at high impedance and the write strobe signal remains non-active. ## (5) Extra CS area bus size / wait control BEXCS register is used to specify the data bus size and the number of wait in case of accessing address area which is not specified using CS0 to 3 registers. This register has no master enable bit, so always enable to unspecified area. Each bit has same meaning as BxCS. # (6) Accessing 16M-byte Area / Address Setting Area Setting B2CS < B2M > = 0 selects CS2 in the 16M-byte area (000080H to FFFFFFH). Setting B2CS < B2M > = 1 selects CS2 according to the setting area for start address register MSAR2 and address mask register MAMR2, the same as for CS0 and SC1. A reset zero-clears this bit. ### 3.6.2 Address area specification The address space is specified with the start address register (MSAR0 to 3) and address mask register (MSAR0 to 3). For each bus cycle, the chip select controller compares the address on the bus and value of this start address register. The value of the address mask register is used to ignore result of this address comparison. When there is a match, the specified space is assumed to be accessed and a low strobe signal is outputted from the corresponding chip select pin $(\overline{CSO})$ to $\overline{CSO}$ if it is enabled (BxE="1"). If the set address areas overlap or $\overline{CS2}$ is enable for the 16M-byte area, the one with a smaller $\overline{CS}$ number is selected. When the set address area overlaps with the internal I/O area, the functions as the internal I/O area take priority of the set address area. Figure 3.6 (1) Chip Select ( $\overline{\text{CS0}}$ to $\overline{\text{CS3}}$ ) Operation Timing Figure 3.6 (2) $\overline{\text{CS0}}$ Address Decode Block Diagram Figure 3.6 (3) $\overline{\text{CS1}}$ Address Decode Block Diagram Figure 3.6 (4) $\overline{\text{CS2}} \cdot \overline{\text{CS3}}$ Address Decode Block Diagram # Memory start address register / Memory address mask register Memory address register (CSO to CS3) | | | | 7 | 6 | 5 | | 4 | | 3 | | 2 | 1 | i | 0 | |---------|---------|-------------|------------|-----|------------|--------|-------------|-------|--------|-----|-----|-------------|---|-----| | MSAR0 | MSAR1 | bit Symbol | <b>S23</b> | S22 | <b>S21</b> | | <b>S2</b> 0 | | S19 | | S18 | <b>S</b> 17 | | S16 | | (003CH) | (003EH) | Read/Write | | | | | | R/W | | | | | | | | MSAR2 | MSAR3 | After reset | 1 | 1 | 1 | | 1 | | 1 | | 1 | 1 | | 1 | | (005CH) | (005EH) | Function | | | ! | set st | art add | iress | A23 to | A16 | | | | | $\rightarrow$ Set start address for $\overline{CSO}$ to $\overline{CS3}$ Table 3.6 (3) Memory Start Address Register Memory address mask register (CSO) | | | 7 | <br>6 | 5 | | 4 | | 3 | | 2 | 1 | | 0 | |---------|-------------|-----|-------|--------|------|--------|-----|--------|-----|--------|----------|---|----| | | bit Symbol | V20 | V19 | V18 | | V17 | | V16 | | V15 | V14 to 9 | - | V8 | | MAMR0 | | | | | | | R/W | | | | | | | | (003DH) | After reset | 1 | 1 | 1 | - : | 1 | | 1 | | 1 | 1 | | 1 | | | Function | | | 0: Com | pare | enable | 1: | Compar | e d | isable | | | | Control comparison of CSO address A8 to A20 Memory address mask register ( $\overline{CS1}$ ) MAMR1 (003FH) | | 7 | | 6 | | 5 | | 4 | | 3 | | 2 | 1 | | 0 | |-------------|-----|---|-----|---|--------|------|--------|-----|---------|-------|--------|----------|---|----| | bit Symbol | V21 | i | V20 | : | V19 | - | V18 | i | V17 | i | V16 | V15 to 9 | 9 | V8 | | Read/Write | | | | | | | | R/W | | | | | | | | After reset | 1 | | 1 | | 1 | | 1 | | 1 | | 1 | 1 | | 1 | | Function | | | | | 0: Com | pare | enable | 1 | : Compa | are d | isable | | | | Control comparison of CS1 address A8 to A21 Memory address mask register (CS2, CS3) MAMR2 | MAMR3 (005DH) (005FH) | | 7 | 6 | : | 5 | | 4 | | 3 | | 2 | 1 | 0 | |-------------|-----|-----|---|--------|------|--------|-----|-------|-------|--------|-----|-----| | bit Symbol | V22 | V21 | | V20 | | V19 | | V18 | | V17 | V16 | V15 | | Read/Write | | | | | | | R/W | | | | | | | After reset | 1 | 1 | | 1 | - | 1 | | 1 | | 1 | 1 | 1 | | Function | | | | 0: Com | pare | enable | 1: | Compa | are d | isable | | | Control comparison of CS2 to CS3 address A15 to A22 Table 3.6 (4) Memory Address Mask Register MMSAR0 3 <S23> to <S16> correspond to addresses A23 to A16 and S15, S14 to 9, and S8 corresponding to addresses A15, A14 to 9, and A8 are "0" by default. MAMR0 <V20> to <V8> enable / disable comparison of value set with MSAR0 and address and <V20> to <V8> correspond to <S20> to S16>, S15, S14, to 9, and S8. In addition, V21, V22, and V23 corresponding to <S21>, <S22>, and <S23> are "0" by default and comparison is always enabled. Example of enabling / disabling comparison $(\overline{CS0}\ registers\ MASR0\ and\ MSAMR0)$ When comparison is disabled by setting $\langle V16 \rangle = 1$ , the comparison of the value of $\langle S16 \rangle$ and address A16 is disabled and the value of $\langle S16 \rangle$ becomes invalid. When comparison is enabled by setting <S16>=0, the comparison of the value of <S16> and address A16 is enabled and CS0 is enabled only when match. $\overline{\text{CS1}}$ , $\overline{\text{CS2}}$ , and $\overline{\text{CS3}}$ can be used in the same manner. Resetting sets the registers MSAR0, MSA1, MSAR2, MSAR3, MAMR0, MAMR1, MAMR2 and MAMR3 to "0FFH", and sets the control register bits B0E, B1E, to "0". So chip select $\overline{CSO}$ , $\overline{CSI}$ and $\overline{CS3}$ are disable after resetting, while Bit B2E=1, B2M=0 and $\overline{CS2}$ is enable for memory area 000080H to 0FFFFFFH (16Mbyte). #### (2) How to set the start address The address decoder is output by specifying the start address for $\overline{CS}$ output and the space size. The start address is set every 64K-byte because it is decoded by A16 to A23 as shown in the block diagram. In other words, the DRAM start address is set to one of the 64K-byte intervals after "000000H". However, note that the start address may be changed cue to the value of the MAMR. Figure 3.6 (5) Where to Set Start Address #### (3) How to set the address space The address space is specified by setting the memory start address mask register (MAMR0 to 3). As shown in the address decoder block diagram (Figures 3.6 (2) to (4)), $\overline{CS0}$ , $\overline{CS1}$ , or $\overline{CS2}$ / $\overline{CS3}$ can specify the address area for which the chip select signal can be output depending on whether to compare the addresses A8 to A20, A8 to A21, or A15 to A22 respectively. | Size | 256 | 512 | 32 K | 64 K | 128 K | 256 K | 512 K | 1 M | 2 M | 4 M | 8 M | |------|-----|-----|------|------|-------|-------|-------|-----|-----|-----|-----| | CS0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | CS1 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | CS2 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | CS3 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 3.6 (6) Chip Select and Space Size - (4) Start address / address space setting procedure - ① Set memory start address register (MSARx) (Set start address) - ② Set memory start address mask register (MAMRx) (Set address area) - ③ Set control register (BxCS) data bus width, number of waits, enable / disable of the area # (Example) When setting the $\overline{\text{CS0}}$ area to 64Kbyte (010000 to 01FFFFH), 16 bit data width and non-wait, ``` \begin{array}{lll} MSAR0 = 01H & \dots & start \ address \ 010000H \\ MAMR0 = 07H & \dots & address \ area \ 64Kbyte \\ B0CS = 13H & \dots & 16 \ bit \ data \ width, 0\text{-wait} \end{array} ``` ### 3.7 Dynamic RAM (DRAM) Controller TMP95C061B incorporates a DRAM controller for interface with×8 / 16 bit DRAM. The DRAM controller consists of a control circuit to refresh the DRAM, an access circuit for reading and writing, and a row / column address multiplexer. 1) refresh mode CAS before RAS refresh mode 2) refresh interval 31-195 states (programmable) 3) refresh cycle width 2-9 states (programmable) 4) address mapping size CS3 area: 64K-8M byte 5) memory access address length 8-11bits 6) wait control depends on the setting CS / WAIT controller. 7) arbitration between refresh and memory access refreshing is prior to memory access, automatically inserted wait cycle during memory access cycle. #### Control Register Figure 3.7 (1) Refresh Control Register Figure 3.7 (2) DRAM memory access control register ## Operation description # (1) Memory access control Access control block is enable when DMEMCR < MAC>=1. And then DRAM control signals ( $\overline{RAS}$ , $\overline{CAS}$ and $\overline{REFOUT}$ ) are output during the time CPU accesses $\overline{CS3}$ area. The cycle (bus width and number of wait) depend on the value of CS / WAIT controller. To facilitate connection with low-speed DRAM, the DRAM controller can accelerate RAS rise at wait insertion and delay RAS precharge time (RAS high width). This is called slow access mode. Set mode to slow access using DMEMCR<MACM>. In the access cycle, Address multiplexer outputs row / column address through A0 to A11 pin. The enable / disable setting of address multiplexing and multiplexed address width are controlled by DMEMCR<MUXE> and <MUXW0, 1>. The relation between address width and bus width is below. Figure 3.7 (3), (4) shows the access timing. Table 3.7 Address multiplex | | | | | column | address | | | | | |-------------|-----|-----|-----|--------|---------|-----|-----|-----|---------------------------| | row address | 8 E | BIT | 9 E | BIT | 10 | BIT | 11 | BIT | multiplexed address width | | | 8 | 16 | 8 | 16 | 8 | 16 | 8 | 16 | ······bus width | | Α0 | A8 | _ | Α9 | _ | A10 | _ | A11 | _ | depend on the value of | | Δ1 | Δ9 | Δ9 | A10 | A10 | Д11 | Δ11 | A12 | Д12 | CS/WAIT controller | | A2 | A10 | A10 | A11 | A11 | A12 | A12 | A13 | A13 | | | А3 | A11 | A11 | A12 | A12 | A13 | A13 | A14 | A14 | | | Α4 | A12 | A12 | A13 | A13 | A14 | A14 | A15 | A15 | | | A5 | A13 | A13 | A14 | A14 | A15 | A15 | A16 | A16 | | | Α6 | A14 | A14 | A15 | A15 | A16 | A16 | A17 | A17 | | | A7 | A15 | A15 | A16 | A16 | A17 | A17 | A18 | A18 | | | A8 | _ | A16 | A17 | A17 | A18 | A18 | A19 | A19 | | | Α9 | _ | _ | _ | A18 | A19 | A19 | A20 | A20 | | | A10 | _ | - | _ | _ | _ | A20 | A21 | A21 | | | A11 | _ | _ | _ | _ | _ | _ | _ | A22 | | Figure 3.7 (3) DRAM Access Timing (Nomal Access Mode) Figure 3.7 (4) DRAM Access Timing (Slow Access Mode) #### (2) Refresh controller The TMP95C061B can output $\overline{RAS}$ / $\overline{CAS}$ used to refresh the DRAM. At the same time the state signal $\overline{REFOUT}$ which indicates a refresh cycle is output. (Only for interval refresh mode.) DRAM can be refreshed easily because $\overline{RAS}$ / $\overline{CAS}$ / $\overline{REFOUT}$ output frequency and pulse width are programmable. The refresh controller has the following features. • Refresh mode: $\overline{CAS}$ before $\overline{RAS}$ interval refresh mode $\overline{CAS}$ before $\overline{RAS}$ self refresh mode • Refresh interval: 31 to 195 states (programmable) • Refresh cycle width: 2 to 9 states (programmable) • Dummy cycle can be generated • Refresh cycle is asynchronous with CPU operation cycle. i) CAS before RAS interval refresh mode The refresh interval and refresh width for $\overline{CAS}$ before $\overline{RAS}$ interval refresh mode depends on the DRAM being used. Therefore, TMP95C061B enables the refresh interval and refresh cycle width to be set with the refresh controller register value according to the system clock and DRAM that are being used. Figure 3.7 (5) shows a timing example for $\overline{CAS}$ before $\overline{RAS}$ refresh cycle. Figure 3.7(5) Refresh Cycle Timing Example How to set the register is described next. Figure 3.7 (1) shows the bit structure of the refresh control register DREFCR. ① Refresh cycle insertion interval The insertion interval is set with the three bits DREFCR<RS2 to 0> according to the system clock being used. Example : When the system clock is 25 MHz and the DRAM refresh cycle is to be $15.6 \mu s$ , set these bits to "111". | Refresh Cycle | | | Insertion | | | Fre | Frequency (f <sub>OSC</sub> ) | | | | | |---------------|-----|-----|----------------------|-------|--------|----------|-------------------------------|--------|--------|--------|--| | RS2 | RS1 | RS0 | Interval<br>(states) | 8 MHz | 10 MHz | 12.5 MHz | 14 MHz | 16 MHz | 20 MHz | 25 MHz | | | 0 | 0 | 0 | 31 | 7.55 | 6.2 | 4.96 | 4.43 | 3.88 | 3.1 | 2.5 | | | 0 | 0 | 1 | 62 | 15.5 | 12.4 | 9.92 | 8.86 | 7.75 | 6.2 | 5.0 | | | 0 | 1 | 0 | 78 | 19.5 | 15.6 | 12.48 | 11.14 | 9.75 | 7.8 | 6.2 | | | 0 | 1 | 1 | 97 | 24.25 | 19.4 | 15.52 | 13.86 | 12.13 | 9.7 | 7.7 | | | 1 | 0 | 0 | 109 | 27.25 | 21.8 | 17.44 | 15.57 | 13.63 | 10.9 | 8.7 | | | 1 | 0 | 1 | 124 | 31.0 | 24.8 | 19.84 | 17.72 | 15.5 | 12.4 | 9.9 | | | 1 | 1 | 0 | 154 | 38.5 | 30.8 | 24.7 | 22.0 | 19.3 | 15.4 | 12.3 | | | 1 | 1 | 1 | 195 | 48.75 | 39.0 | 31.2 | 27.86 | 24.4 | 19.5 | 15.6 | | (Unit: $\mu$ s) ③ Refresh cycle control The refresh cycle can be disabled/enabled with the bit DREFCR < RC >. ② The three bits DREFCR <RW2 to 0> can be used to change the refresh cycle width $(\overline{RAS}, \overline{CAS} \text{ Low output width})$ . (2 to 9 states) # ii) CAS before RAS self refresh mode This mode is used when DRAM controller or is halted with a HALT (IDLE, STOP) instruction while refreshing with $\overline{CAS}$ before $\overline{RAS}$ interval refresh mode (hereafter referred to as interval mode). However, REFOUT is not output. ("1" is output.) Figure 3.7 (6) shows the self refresh mode timing diagram. Figure 3.7 (6) Self Refresh Cycle Timing This mode is executed as follows. First, the settings are made for interval mode. Then B3CS < SRFC > is set to "0" before a HALT instruction to perform one refresh. Then the $\overline{CAS}$ pin and $\overline{RAS}$ pin are kept at low level and the self refresh mode is entered. Cancelling HALT and supplying a clock to the DRAM controller automatically sets DMEMCR < SRFC > to 1 and cancels self refresh mode. After cancellation, refresh is performed once and processing returns to interval mode. (Note that when HALT is cancelled by a reset, the I/O registers are initialized, therefore, refresh is not performed.) After setting DMEMCR<SRFC> to "0", make sure that the HALT instruction comes after NOP or some instructions. #### (3) DRAM initialize The DRAM controller can generate consecutive $\overline{CAS}$ before $\overline{RAS}$ dummy cycles necessary when using DRAM. This is executed by setting DREFCR < DMI> bit to "1". Writing 0 to <DMI> (including reset), enabling refresh cycle insert (DREFCR <RC>=1), or enabling access control (DMEMCE<MAC>=1) cancels a dummy cycle. If a dummy cycle is canceled by enabling refresh cycle insert or access control, the <DMI> bit is not zero-cleared. The dummy cycle width is fixed to 4 states and the interval is fixed to 6 states. Figure 3.7 (7) shows the $\overline{\text{CAS}}$ before $\overline{\text{RAS}}$ dummy cycle timing. Figure 3.7 (7) $\overline{\text{CAS}}$ Before $\overline{\text{RAS}}$ Dummy Cycle Timing ### (4) Priority The DRAM refresh cycle may overlap with the DRAM read/write cycle because it is not synchronized with the CPU operating cycle. In this case, the DRAM controller gives priority to the cycle that starts operation first. If the priority is given to the refresh cycle, a wait is automatically inserted in the memory access cycle. #### (5) Bus Release Mode The TMP95C061B has a bus release function. Setting dedicated DRAM control pins (RAS, CAS, REFOUT) enables selection of release mode (by setting the pins to high impedance like other pins) or non-release (remain driving) mode in which refresh cycle output only is supported. For the states of other pins at bus release, see 3.14 (2), Pin states at bus release. # (i) Mode used by DRAM control dedicated pin to release bus (DMEMCR<BRM>=0) When the bus release request (BUSRQ) pin is set to active (low level), the TMP95C061B acknowledges the bus release request. After the current bus cycle (including DRAM access cycle) ends, the TMP95C061B sets the DRAM control dedicated pin (RAS, CAS, REFOUT) to high, sets the output buffer to off, and sets the pin to high impedance. The refresh cycle is asynchronous with the access cycle. When a refresh request is generated and the refresh cycle is at wait because of a conflict with the access cycle until the bus release, the bus release timing is delayed until the refresh cycle is completed. The refresh counter keeps counting during bus release. The refresh request generated during bus release is held for one cycle. The refresh cycle is performed immediately after the TMP95C061B regains bus mastership. The bus release request or refresh counter is asynchronous with the bus cycle. To use this mode, the external bus master must generate a refresh cycle during bus release. # (ii) Mode used not to release DRAM control dedicated pin (DMEMCR < BRM > = 1) Valid even if the DRAM is not accessed by the external bus master during bus release. If this mode is set, the DRAM dedicated pin does not release the bus even if a bus release request is generated but keeps supporting a refresh cycle only. Note that all other pins release the bus. Unlike (i), bus release timing is not influenced by a refresh request. A reset resets DMECR<BRM> to 0 and the DRAM control dedicated pin to bus release mode. #### 3.7 (6) Notes When refresh and access contend, the $\overline{WR}$ and $\overline{HWR}$ pins are set to active and output refresh signals. (Figure 3.7 (8)) - ① When DRAM is used for executing WRITE or CAS-before-RAS refresh cycle test mode at timing (a) in Figure 3.7 (8), a circuit, such as the one shown in 3.7 (7) Connection Example (v), external circuit example (a), is required to avoid test mode. Direct connection is not allowed. - ② When DRAM is used to set write-per-bit mode at timing (b) in Figure 3.7 (8), a circuit, such as the one shown in 3.7 (7) Connection Example (vi), external circuit example (b), to avoid this mode is required. Direct connection is not allowed. (TMP95C061B does not support write-per-bit mode.) For DRAM supporting both test mode in ①. above and write-per-bit mode, use a bypass circuit, such as the one shown in 3.7 (7) Connection Example (vi), external circuit example (b). Figure 3.7 (8) Timings for Refresh and Access Contention ### 3.7 (7) Connection Example Connection Example (i) 8-bit bus configuration Connection Example (ii) 16-bit bus configuration (8-bit DRAM x 2) Connection Example (iii) 16-bit bus configuration (2WE mode) Connection Example (iv) 16-bit bus configuration (2CAS mode) Connection Example (v) Connection to DRAM supporting $\overline{WRITE}$ or $\overline{CAS}$ -before- $\overline{RAS}$ refresh test mode Connection Example (vi) Connection to DRAM supporting write-per-bit mode or DRAM supporting both write-per-bit mode and $\overline{\text{WRITE}}$ or $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh test mode. #### 3.8 8-bit Timers TMP95C061B contains four 8-bit timers (timers 0, 1, 2 and 3), each of which can be operated independently. The cascade connection allows these timers to be used as 16-bit timer. The following four operating modes are provided for the 8-bit timers. - 8-bit interval timer mode (4 timers) - 16-bit interval timer mode (2 timers) - 8-bit programmable square wave pulse generation (PPG: variable duty with variable cycle) output mode (2 timers) - 8-bit pulse width modulation (PWM: variable duty with constant cycle) output mode (2 timers) Figure 3.8 (1) shows the block diagram of 8-bit timer (timer 0 and 1). Timer 2/3 have the same configuration of circuit as Timer 0/1. The difference between Timer 0 and Timer 2 is that Timer 0 has external clock input pin (TI0), while Timer 2 has none. Each interval timer consists of an 8-bit up-counter, 8-bit comparator, and 8-bit timer register. Besides, timer flip-flops (TFF1, TFF3), are provided for pair of timer 0/1 and 2/3. Among the input clock sources for the interval timers, the internal clocks of $\phi$ T1, $\phi$ T4, $\phi$ T16, and $\phi$ T256 are obtained from the 9-bit prescaler shown in Figure 3.8 (2). The operation modes and timer flip-flops of the 8-bit timer are controlled by five control registers T01MOD, T23MOD, TFFCR, TRUN and TRDC. Figure 3.8 (1) Block Diagram of 8-bit Timers (Timers 0 and 1) ### 1 Prescaler These are 9 bit prescaler and prescaler clock selection register to generate input clock for 8 bit Timer 0/1, Timer 4/5 and Serial Interface 0/1. The 8 bit Timer 0, 1 uses 4 types of clock : $\phi$ T1, $\phi$ T4, $\phi$ T16, and $\phi$ T256 among the prescaler output. This prescaler can be run or stopped by the timer control register TRUN<PRRUN>. Counting starts when <PRRUN> is set to '1', while the prescaler is cleared to zero and stops operation when <PRRUN> is set to '0'. Figure 3.8 (2) Prescaler # 2 Up-counter These are an 8 bit binary counter which counts up by the input clock pulse specified by Timer 0 / 1 mode register T01MOD and Timer 2 / 3 mode register T23MOD. The input clocks of timer 0 / 2 are selected from the three internal clocks $\phi$ T1, $\phi$ T4, and $\phi$ T16 and the external clock input (TI0 : timer 0 only) using the mode register T01MOD and T23MOD. The input clocks of timer 1/3 differ depending on the operation mode. When the timers are set to 16 bit timer mode, the overflows output of timer 1/3 are used as the input clock. When the timers are not set to 16 bit mode, the input clock is selected from the internal clocks $\phi$ T1, $\phi$ T16 and $\phi$ T256, and the output of comparator (match detection). Example: When T01MOD < T10M1,0 > = 01, the overflow output of timer 0 becomes the input clock of timer 1 (16-bit timer). When T01MOD7, 6=00, T01MOD3, 2=01, $\phi$ T1 becomes the input of timer 1 (8 bit timer mode). Operation mode is also set by T01MOD register and T23MOD register. When reset, it is initialized to T01MOD < T01M1, 0>=00, T23MOD < T23M1, 0>=00 whereby the up-counter is placed in the 8-bit timer mode. The counting and stop & clear of up-counter can be controlled for each interval timer by the timer operation control register TRUN. When reset, all up-counters will be cleared to stop the timers. # 3 Timer register This is an 8-bit register for setting an interval time. When the set value of timer registers TREG0, TREG1, TREG2, TREG3, matches the value of up-counter, the comparator match detect signal becomes active. If the set value is 00H, this signal becomes active when the up-counter overflows. Timer register TREG0 / TREG2 is of double buffer structure, each of which makes a pair with register buffer. The timer register double buffer controll register TRDC <TR0DE, TR2DE> bit controls whether the double buffer structure in the TREG0 / TREG2 should be enabled or disabled. It is disabled when <TR0DE>/<TR2DE>=0 and enabled when they are set to 1. In the condition of double buffer enable state, the data is transferred from the register buffer to the timer register when the $2^n-1$ overflow occurs in PWM mode, or at the PPG cycle in PPG mode. When reset, it will be initialized to <TR0DE>/<TR2DE>=0 to disable the double buffer. To use the double buffer, write data in the timer register, set <TRDDE>/<TR2DE> to 1, and write the following data in the register buffer. Figure 3.8 (3) Configuration of Timer Register 0/2 Note: Timer register and the register buffer are allocated to the same memory address. When < TR0DE > / < TR2DE > = 0, the same value is written in the register buffer as well as the timer register, while when < TR0DE > / < TR2DE > = 1 only the register buffer is written. The memory address of each timer register is as follows. TREG0: 000022H TREG1: 000023H TREG2: 000026H TREG3: 000027H All the registers are write-only and cannot be read. The initial value is indeterminate; when using the 8-bit timer, always write data to the timer register. Figure 3.8 (4) Timer0/1 Mode control Register (T01MOD) Figure 3.8 (5) Timer 2/3 Mode Register (T23MOD) Figure 3.8 (6) 8-bit Timer Flip-flop Control Register (TFFCR) Figure 3.8 (7) Timer Operation Control Register (TRUN) Figure 3.8 (8) Timer Register Double Buffer Control Register (TRDC) # 4 Comparator A comparator compares the value in the up-counter with the values to which the timer register is set. When they match, the up-counter is cleared to zero and an interrupt signal (INTTO to 3) is generated. If the timer flip-flop inversion is enabled, the timer flip-flop is inverted at the same time. # (5) Timer flip-flop (timer F/F) The status of the timer flip-flop is inverted by the match detect signal (comparator output) of each interval timer and the value can be output to the timer output pins TO1 (also used as PA2) and TO3 (also used as PA3). The timer F/F are provided for a pair of timer 0/1 and Timer 2/3. The outputs of timer F/F are TFF1 and TFF3, and output signals through the TO1 and TO3. The operation of 8-bit timers will be described below: ### (1) 8-bit timer mode Four interval timers 0, 1, 2, 3, can be used independently as 8-bit interval timer. All interval timers operate in the same manner, and thus only the operation of timer 1 will be explained below. # ① Generating interrupts in a fixed cycle To generate timer 1 interrupt at constant intervals using timer 1 (INTT1), first stop timer 1 then set the operation mode, input clock, and a cycle to T01MOD and TREG1 register, respectively. Then, enable interrupt INTT1 and start the counting of timer 1. Example : To generate timer 1 interrupt every 32 $\mu s$ at fc=25 MHz, set each register in the following manner. ``` MSB LSB 7 6 5 4 3 2 1 0 TRUN ← - X - - - 0 - Stop timer 1, and clear it to "0". T01MOD \leftarrow 0 0 X X 0 1 - - Set the 8-bit timer mode, and select \phiT1 (0.32 \mus @ fc = 25 MHz) as the input clock. TREG1 ← 0 1 1 0 0 1 0 0 Set the timer register 32 \mus ÷ \phiT1 = 100 = 64H INTET01 ← 1 1 0 1 - - - - Enable INTT1, and set it to "Level 5". TRUN ← 1 X - - - 1 - Start timer 1 counting. ``` Note: X: don't care -; no change Use the table 3.8 (1) for selecting the input clock. Table 3.8 (1) Setting the interrupt period and input clock for 8 bit Timer | Input clock | Interrupt period (at fc = 25 MHz) | resolution | |-----------------------|-----------------------------------|-----------------| | φ <b>Τ1 (8/fc)</b> | 0.32 μs to 81.92 μs | 0.32 μs | | φ <b>T4 (32/fc)</b> | 1.28 μs to 327.7 μs | 1.28 <i>μ</i> s | | φ <b>Τ16 (128/fc)</b> | 5.12 μs to 1.311 ms | 5.12 μs | | φT256 (2048/fc) | 81.92 μs to 20.97 ms | 81.92 μs | # ② Generating a 50 % duty square wave pulse The timer flip-flop is inverted at constant intervals, and its status is output to timer output pin (TO1). Example : To output a 1.92 $\mu$ s square wave pulse through TO1 pin at fc=25 MHz, set each register in the following procedures. Either timer 0 or timer 1 may be used, but this example uses timer 1. ``` 7 6 5 4 3 2 1 0 TRUN \leftarrow - X - - - 0 - Stop timer 1, and clear it to "0". T01MOD \leftarrow 0 0 X X 0 1 - - Set the 8-bit timer mode, and select \phiT1 as the input clock. Set the timer register at 1.92 \mus ÷ \phiT1 ÷ 2 = 3. TREG1 + 0 0 0 0 0 0 1 1 Clear TFF1 to "0", and set to invert by the match detect signal from timer 1. TFFCR ← - - - 1 0 1 1 Select PA2 as TO1 pin. PACR \leftarrow X X X X - 1 - - PAFC \leftarrow X X X X - 1 X X Start timer 1 counting. TRUN \leftarrow 1 X - - - 1 - Note: X; don't care -; no change \phi T1 TRUN BIT7 to 2 Up- counter BIT1. Comparator timing Comparator output (matching detect) INTT1 UC clear · TFF1 TO1 ``` Figure 3.8 (9) Square Wave (50 % Duty) Output Timing Chart $0.96 \ \mu s \ @ fc = 25 \ MHz$ Making timer 1 count up by match signal from timer 0 comparator Set the 8-bit timer mode, and set the comparator output of timer 0 as the input clock to timer 1. Figure 3.8 (10) Timer 1 count up by timer 0 4 Output inversion with software The value of timer flip-flop (TFF) can be inverted, independent of timer operation. Writing 00 to TFFCR<FF1C1, 0> inverts the value of TFF1. Writing 00 to TFFCR<FF3C1,0> inverts the value of TFF3. ⑤ Initial setting of timer flip-flop (TFF) The value of TFF can be initialized to "0" or "1", independent of timer operation. For example, write "10" in TFFCR<FF1C1,0> to clear TFF1 to "0", while write "01" in TFFCR<TFF1C1,0> to set TFF1 to "1". Note: The value of timer register and tiner Flip-flop cannot be read. #### (2) 16-bit timer mode A 16-bit interval timer is configured by using the pair of timer 0/1 and timer 2/3. Timer 2/3 operate as Timer 0/1, so described have about Timer 0/1. To make a 16-bit interval timer by cascade connecting timer 0 and timer 1, set timer 0/timer 1 mode register T01MOD<T01M1,0> to "0, 1". When set in 16-bit timer mode, the overflow output of timer 0 will become the input clock of timer 1, regardless of the set value of clock control Register TCLK. The lower 8 bits of the timer (interrupt) cycle are set by the timer register TREGO, and the upper 8 bits are set by TREG1. Note that TREGO always must be set first. (Writing data into TREGO disables the comparator temporarily, and the comparator is restarted by writing data into TREG1.) Table 3.8 (2) The interrupt period and input clock in 16 bit timer mode | Input clock | Interrupt period (fc = 25 MHz) | resolution | | | |---------------|--------------------------------|------------|--|--| | φΤ1 (8/fc) | 0.32 μs to 20.971 ms | 0.32 μs | | | | φΤ4 (32/fc) | 1.28 μs to 83.885 ms | 1.28 μs | | | | φΤ16 (128/fc) | 5.12 μs to 335.539 ms | 5.12 μs | | | Setting example: To generate an interrupt INTT1 every 0.32 seconds at fc=25 MHz, set the following values for timer registers TREG0 and TREG1. When counting with input clock of $\phi$ T16 (5.12 $\mu s$ @ 25 MHz) $0.32~s\div5.12~\mu s=62500=F424H$ Therefore, set TREG1=F4H and TREG0=24H, respectively. The comparator match signal is output from timer 0 each time the up-counter UC0 matches TREGO, where the up-counter UC0 is not cleared. And then the interrupt INTTO is not generated. With the timer 1 comparator, the match detect signal is output at each comparator timing when up-counter UC1 and TREG1 values match. When the match detect signal is output simultaneously from both comparators of timer 0 and timer 1, the up-counters UC0 and UC1 are cleared to "0", and the interrupt INTT1 is generated. If inversion is enabled, the value of the timer flip-flop TFF1 is inverted. | | | Timer0 | | Timer1 | | | | |----------------------------------------------------------|-------------------------------|-----------------------------------|------------------------------------------|------------------------|----------------------------------|---------------------|--| | | INT TO TO1 | | Compared<br>Value | INT T1 | TO1 | Compared<br>Value | | | 16 bit Timer mode (Input overflow of Timer 0 to Timer 1 | not generate<br>the interrupt | output disable | TREG0 Continued to count up after match | generate the interrupt | output enable | TREG1*28<br>+ TREG0 | | | 8 bit Timer mode (input match of Timer 0 to Timer 1 | generate the interrupt | output enable (Timer 0 or Timer 1 | TREG0 (Cleared after match) | generate the interrupt | output enable Timer 0 or Timer 1 | TREG1* TREG0 | | Example: When TREG1 = 04H and TREG0 = 80H Figure 3.8 (11) Timer output by 16-bit timer mode # (3) 8-bit PPG (Programmable Pulse Generation) Output mode Square wave pulse can be generated at any frequency and duty by timer 0 and timer 2. The output pulse may be either low-active or high-active. In this mode, timer 1 and Timer 3 cannot be used. Timer 0 outputs pulse through TO1 pin (also used as PA2). Timer 2 outputs pulse TO3 (also used as PA3). Here shows the operation of Timer 0. Timer 2 provides the same operation as Timer 1. Figure 3.8 (12) Block Diagram of 8-Bit PPG Output Mode When the double buffer of TREG0 is enabled in this mode, the value of register buffer will be shifted in TREG0 each time TREG1 matches UC0. Use of the double buffer makes easy the handling of low duty waves (when duty is varied). Example: Generating 1/4 duty 78.125 kHz pulse (at fc=25 MHz) • Calculate the value to be set for timer register. To obtain the frequency 78.125 kHz, the pulse cycle t should be : t=1/78.125 kHz = 12.8 $\mu$ s. Given $\phi T1 = 0.32 \mu s$ (at 25 MHz), $$12.8 \mu s \div 0.32 \mu s = 40$$ Consequently, to set the timer register 1 (TREG1) to TREG1 = 40 = 28H and then duty to 1/4, $t \times 1/4 = 12.8 \ \mu s \times 1/4 = 3.2 \ \mu s$ $$3.2 \,\mu s \div 0.32 \,\mu s = 10$$ Therefore, set timer register 0 (TREG0) to TREG0 = 10 = 0AH. Note: X; don't care -; no change ### (4) 8-bit PWM Output mode (Pulse Width Modulation) This mode is valid only for timer 0/2. In this mode, 2-8 bit resolution of PWM pulse can be output. PWM pulse is output through TO1 pin when using Timer 0. When using Timer 2, the pulse is through TO3 pin. Timer 1 and Timer 3 are valid for 8-bit timers. Here shows the PWM mode operation of Timer 0. Timer 2 provide the same operation as Timer 0. Timer output is inverted when up-counter (UC0) matches the set value of timer register TREG0 or when 2n-1 (n=6, 7, or 8; specified by T01MOD<PWM01,0>) counter overflow occurs. Up-counter UC0 is cleared when 2n-1 counter overflow occurs. For example, when n=6, 6-bit PWM will be outputted, while when n=7, 7-bit PWM will be outputted. To use this PWM mode, the following conditions must be satisfied. (Set value of timer register) < (Set value of $2^n - 1$ counter overflow) (Set value of timer register) $\neq 0$ Figure 3.8 (13) shows the block diagram of this mode. Figure 3.8 (13) Block Diagram of 8-Bit PWM Mode In this mode, the value of register buffer will be shifted in TREG0 if $2^n-1$ overflow is detected when the double buffer of TREG0 is enabled. Use of the double buffer makes easy the handling of small duty waves. The operation of register buffer Example: To output the following PWM waves to TO1 pin at fc=25 MHz. To realize 40.64 $\mu$ s of PWM cycle by $\phi$ T1=0.32 $\mu$ s (at fc=25 MHz), $$40.64 \,\mu\text{s} \div 0.32 \,\mu\text{s} = 127 = 2^{\text{n}} - 1$$ Consequently, n should be set to 7. As the period of low level is 28.8 $\mu$ s, for $\phi$ T1 = 0.32 $\mu$ s, set the following value for TREG0. $$28.8 \ \mu s \div 0.32 \ \mu s = 90 = 5AH$$ Note: X; don't care -; no change Table 3.8 (3) PWM Cycle and setting of $2^n - 1$ counter | | PWM cycle (@ fc = 25 MHz) | | | | | | | |--------|---------------------------|----------------------------|--------------------|--|--|--|--| | | <b></b> <i></i> | <b></b> <i>φ</i> <b>T4</b> | <b></b> <i> </i> | | | | | | 26 – 1 | 20.2 μs (49.6 kHz) | 80.6 μs (12.4 kHz) | 322.6 μs (3.1 kHz) | | | | | | 27 – 1 | 40.6 μs (24.6 kHz) | 162.6 μs (6.2 kHz) | 650.2 μs (1.5 kHz) | | | | | | 28 – 1 | 81.6 μs (12.3 kHz) | 326.4 μs (3.1 kHz) | 1.31 ms (0.8 kHz) | | | | | (5) Table 3.8 (4) shows the settings for all 8-bit timer modes. Table 3.8 (4) Selection of 8 bit timer mode and control register | Timer Mode<br>(8 bit timer × 2ch) | Mode<br>T01M<br>(T23M) | PWM0<br>(PWM2) | Upper clock input<br>T1CLK<br>(T3CLK) | Lower clock input<br>TOCLK<br>(T2CLK) | Selection of Inversion<br>FF1IS<br>(FF3IS) | |-----------------------------------------------------------------|------------------------|----------------|---------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------| | 16 bit timer<br>(16 bit) × 1ch | 01 | I | _ ( External clock | | - | | 8 bit timer<br>(Input of upper timer is output<br>of power one) | 00 | I | 00 | External clock, $\phi$ T1, 4, 16 | 0: Lower timer<br>1: Upper timer | | 8 bit timer × 2ch | 00 | <del>-</del> | ( <sub>∲</sub> T1, 16, 256) | $\left(\begin{array}{c} \text{External clock,} \\ \phi \text{T1, 4, 16} \end{array}\right)$ | 0: Lower timer<br>1: Upper timer | | 8 bit PPG × 1ch | 10 | - | _ | $\left(\begin{array}{c} External \ clock, \\ \phi \ T1, 4, 16 \end{array}\right)$ | - | | 8 bit PWM ×1ch (Lower) 8 bit timer ×1ch (Upper) | 11 | PWM cycle | ( <sub>∲</sub> T1, 16, 256) | External clock, $\phi$ T1, 4, 16 | - | #### 3.9 16-bit Timer TMP95C061B contains two (timer 4 and timer 5) multifunctional 16-bit timer / event counter with the following operation modes. - 16-bit interval timer mode - 16-bit event counter mode - 16-bit programmable pulse generation (PPG) mode - Frequency measurement mode - Pulse width measurement mode - Time differential measurement mode Timer / event counter consists of 16-bit up-counter, two 16-bit timer registers (One of them applies double-buffer), two 16-bit capture registers, two comparators, capture input controller, and timer flip-flop and the control circuit. Timer / event counter is controlled by 4 control registers: T4MOD / T5MOD, T4FFCR / T5FFCR, TRUN and T45CR. Figure 3.9 (1), (2) shows the block diagram of 16-bit timer / event counter (timer 4 and timer 5). Figure 3.9 (1) Block Diagram of 16-Bit Timer (Timer 4) Figure 3.9 (2) Block Diagram of 16-Bit Timer (Timer 5) Figure 3.9 (3) 16-Bit Timer Mode Controller Register (T4MOD) (1/2) ${\sf CAP2T5}: \ \, {\sf Invert} \, \, {\sf when} \, \, {\sf the} \, \, {\sf up\text{-}counter} \, {\sf value} \, {\sf is} \, {\sf loaded} \, {\sf to} \, \, {\sf CAP2} \,$ EQ5T5 : Invert when the up-counter matches TREG5 Figure 3.9 (4) 16-Bit Timer Controller Register (T4MOD) (2/2) | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|-------------|-----------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------|------------------------------------------------------------|-------------------------|-------------|----------| | T4FFCR | bit Symbol | TFF5C1 | TFF5C0 | CAP2T4 | CAP1T4 | EQ5T4 | EQ4T4 | TFF4C1 | TFF4C0 | | | (0039H) | Read/Write | W | | R/W | R/W | R/W | R/W | | W | | | | After reset | | = | 0 | 0 | 0 | 0 | - | | | | | Function | 00: Invert<br>01: Set<br>10: Clear<br>11: don't c<br>Always rea | TFF5<br>TFF5<br>are | TFF4 invert trigger 0: Disable trigger 1: Enable trigger Invert when Invert when Invert when the UC value the UC the UC sloaded to is loaded to matches matches CAP2 CAP1 TREG5 TREG4 | | | 00: Invert TFF4 01: Set TFF4 10: Clear TFF4 11: don't care | | | | | | | | T | | | 1 | | | | | | | | | | | | ] | | | | | | | | | | | → Tim | ner flip-flo | p 4 (TFF4) | ) control | | | | | | | | | 00 | Invert | s the TFF4 | value (sof | ftware inve | ersion). | | | | | | | 0 | | F4 to "1". | | | | | | | | | | 10 | Clear | ΓFF4 to "0 | | | | | | | | | | 1 1 | ll. Don't | care (Alwa | avs read a | s "11") . | | | | | | | | | | <u> </u> | | <u> </u> | | | | | | | | — Tim | er flip-flo | p 4 (TFF4) | ) invert tri | gger | | | | | | | | 0 | Trigge | r disable ( | Invert pro | ohibition) | | | | | | | | 1 | Trigge | r enable ( | Invert per | rmission) | | | | | | | CAP1<br>EQ5T | | rt when t<br>rt when u | he up-cou<br>p-counter | nter value<br>r matches | | | | | | | | | → Timer flip-flop 5 (TFF5) control | | | | | | | | | | | | 00 | Invert | the TFF5 | value (sof | ftware inve | ersion). | | | | | | | 01 | Set TF | F5 to "1". | | ••••• | | | | | | | | 10 | Clear | <br>ΓFF5 to "0 | | | | | | | | | | 11 | Don't | care (Alwa | ays read a | s "11".) | | Figure 3.9 (5) 16-Bit Timer 4 F/F Control (T4FFCR) Figure 3.9 (6) 16-bit Timer Mode Control Register (T5MOD) (1/2) Figure 3.9 (7) 16-Bit Timer Control Register (T5MOD) (2/2) CAP4T6: Invert when the up-counter value is loaded to CAP4 CAP3T6: Invert when the up-counter value is loaded to CAP3 EQ7T6 : Invert when up-counter matches TREG7 EQ6T6 : Invert when up-counter matches TREG6 Figure 3.9 (8) 16-Bit Timer5 F/F Control (T5FFCR) Figure 3.9 (9) 16-Bit Timer (Timer 4, 5) Control Register (T45CR) DB4EN: Double buffer of TREG4 Figure 3.9 (10) Timer Operation Control Register (TRUN) # ① Up-counter UC4 is a 16-bit binary counter which counts up according to the input clock specified by T4MOD<T4CLK1,0> register or T5MOD<T5CLK1.0> register. As the input clock, one of the internal clocks $\phi$ T1, $\phi$ T4, and $\phi$ T16 from 9-bit prescaler (also used for 8-bit timer), and external clock from TI4 pin (also used as PB0 / INT4 pin) and TI67 pin (also used as PB4 / INT6 pin) can be selected. When reset, it will be initialized to <T4CLK1,0> / <T5CLK1,0> =00 to select TI4, TI6 input mode. Counting or stop & clear of the counter is controlled by timer operation control register TRUN <T4RUN>, <T5RUN>. When clearing is enabled, up-counter UC4/UC5 will be cleared to zero each time it coincides matches the timer register TREG5, TREG7. The "clear enable/disable" is set by T4MOD < CLE > and T5MOD < CLE >. If clearing is disabled, the counter operates as a free-running counter. # 2 Timer Registers These two 16-bit registers are used to set the interval time. When the value of up-counter UC4 / UC5 matches the set value of this timer register, the comparator match detect signal will be active. Setting data for timer register (TREG4, TREG5 / TREG6 and TREG7) is executed using 2 byte date load instruction or using 1 byte date load instruction twice for lower 8 bits and upper 1 bits in order. The timer register TREG4 / TREG6 make double buffer structure, which are paired with register buffer. The timer control register T45CR < DB4EN, DB6EN> controls whether the double buffer structure should be enabled or disabled. : disabled when < DB4EN, DB6EN> = 0, while enabled when < DB4EN, DB6EN> = 1. When the double buffer is enabled, the timing to transfer data from the register buffer to the timer register is at the match between the up-counter (UC4 and UC5) and timer register TREG5 and TREG7. When reset, it will be initialized to $\langle DB4EN, DB6EN \rangle = 0$ , whereby the double buffer is disabled. To use the double buffer, write data in the timer register, set $\langle DB4E, DB6EN \rangle = 1$ , and then write the following data in the register buffer. TREG4, TREG6 and register buffer are allocated to the same memory addresses 000030H / 000031H and 000040H / 000041H. When $\langle DB4EN, DB6EN \rangle = 0$ , same value will be written in both the timer register and register buffer. When $\langle DB4EN, DB6EN \rangle = 1$ , the value is written into only the register buffer. Since the timer register is indeterminate after a reset, always write data to higher and lower bits. ### 3 Capture Register These 16-bit registers are used to hold the values of the up-counter. Data in the capture registers should be read by a 2-byte data load instruction or two 1-byte data load instruction, from the lower 8 bits followed by the upper 8 bits. # Capture Input Control This circuit controls the timing to latch the value of up-counter UC4 / UC5 into (CAP1, CAP2 / CAP3, CAP4). The latch timing of capture register is controlled by register T4MOD < CAP12M 1, 0 > / T5MOD < CAP34M 1, 0 > . - When T4MOD < CAP12M 1, 0 > / T5MOD < CAP34M1, 0 > = 00 Capture function is disabled. Disable is the default on reset. - When T4MOD < CAP12M1, 0 > / T5MOD < CAP34M1, 0 > = 01 Data is loaded to CAP1 / CAP3 at the rise edge of TI4 pin (also used as PB0 / INT4) and TI6 pin (also used as PB4 / INT7) input, while data is loaded to CAP2 / CAP4 at the rise edge of TI5 pin (also used as P81 / INT5) and TI7 pin (also used as PB5 / INT7) input. (Time difference measurement) - When T4MOD < CAP12M1, 0 > / T5MOD < CAP34M1, 0 > = 10 Data is loaded to CAP1 / CAP3 at the rise edge of TI4 pin / TI6 pin input, while to CAP2 / CAP4 at the fall edge. Only in this setting, interrupt INT4/INT6 occurs at fall edge. (Pulse width measurement) When T4MOD < CAP12M1, 0 > / T5MOD < CAP34M1, 0 > = 11 Data is loaded to CAP1 / CAP3 at the rise edge of timer flip-flop TFF1, while to CAP2 / CAP4 at the fall edge. Besides, the value of up-counter can be loaded to capture registers by software. Whenever "0" is written in T4MOD<CAPIN>/T5MOD<CAP3IN> the current value of up-counter will be loaded to capture register CAP1 / CAP3. It is necessary to keep the prescaler in RUN mode (TRUN<PRRUN> to be "1"). # ⑤ Comparator These are 16-bit comparators which compare the up-counter UC4 / UC5 value with the set value of (TREG4, TREG5 / TREG6, TREG7) to detect the match. When a match is detected, the comparators generate an interrupt (INTTR4, INTTR5 / INTTR6, INTTR7) respectively. The up-counter UC4 / UC5 is cleared only when UC4 / UC5 matches TREG5 / TREG7. (The clearing of up-counter UC4 / UC5 can be disabled by setting T4MOD < CLE > / T5MOD < CLE > = 0.) # 6 Timer Flip-flop (TFF4 / TFF6) This flip-flop is inverted by the match detect signal from the comparators and the latch signals to the capture registers. Disable / enable of inversion can be set for each element by T4FFCR < CAP2T4, CAP1T4, EQ5T4, EQ4T4 > / T5FFCR < CAP4T6, CAP3T6, EQ7T6, EQ6T6 >. TFF4 / TFF6 will be inverted when "00" is written in T4FFCR < TFF4C1,0 > / T5FFCR < TFF6C1,0 > . Also it is set to "1" when "10" is written, and cleared to "0" when "10" is written. The value of TFF4 can be output to the timer output pin TO4 (also used as PB2) / TO6 (also used as PB6). # Timer Flip-flop (TFF5) This flip-flop is inverted by the match detect signal from the comparator and the latch signal to the capture register CAP2. TFF5 will be inverted when "00" is written in T4FFCR<TFF5C1,0>. Also it is set to "1" when "10" is written, and cleared to "0" when "10" is written. The value of TFF5 can be output to the timer output pin TO5 (also used as P82). Note: This flip-flop (TFF5) is contained only in the 16-bit timer 4 ## (1) 16-bit Timer Mode Timer 4 and Timer 5 can be operated independently. Both can be operated all the same, so have shows Timer 4 only. Generating interrupts at fixed intervals, the interval time is set in the timer register TREG5 to generate the interrupt INTTR5. ``` 7 6 5 4 3 2 1 0 ← - X - 0 - - - - TRUN Stop timer 4. INTET45 \leftarrow 1 1 0 0 1 0 0 0 Enable INTTR5 and sets interrupt level 4. Disable INTTR4. T4FFCR ← 1 1 0 0 0 0 1 1 Disable trigger. ← 0 0 1 0 0 1 * * T4MOD Select internal clock for input and disable the capture function. (** = 01, 10, 11) Set the interval time (16 bits). TREG5 Start timer 4. TRUN ← 1 X - 1 - - - - Note: X; don't care -; no change ``` ### (2) 16-bit Event Counter Mode In 16-bit timer mode as described in above, the timer can be used as an event counter by selecting the external clock (TI4 pin / TI6 pin input) as the input clock. To read the value of the counter, first perform "software capture" once and read the captured value. The counter counts at the rise edge of TI4 pin / TI6 pin input. TI4 pin / TI6 pin can also be used as PB0 / INT4 and PB4 / INT6. Since both timers operate in exactly the same way, timer 4 is used for the purposes of explanation. ``` 7 6 5 4 3 2 1 0 ← - X - 0 - - - - TRUN Stop timer 4. ← - - - - - 0 PBCR Set P80 to input mode INTET45 \leftarrow 1 1 0 0 1 0 0 0 Enable INTTR5 and sets interrupt level 4, while disables INTTR4. T4FFCR + 1 1 0 0 0 0 1 1 Disable trigger. T4MOD \leftarrow 0 \ 0 \ 1 \ 0 \ 0 \ 1 \ 0 \ 0 Select TI4 as the input clock. TREG5 Set the number of counts (16 bits). * * * * * * * TRUN ← 1 X - 1 - - - - Start timer 4. ``` Note: When used as an event counter, set the prescaler in RUN mode. ### (3) 16-bit Programmable Pulse Generation (PPG) Output Mode Timer 4 and Timer 5 can be operated all the same, here shows Timer 4 only. The PPG mode is obtained by inversion of the timer flip-flop TFF4 that is to be enabled by the match of the up-counter UC4 with the timer register TREG4 or 5 and to be output to TO4 (also used as P82). In this mode, the following conditions must be satisfied. (Set value of TREG4) < (Set value of TREG5) Figure 3.9 (11) Programmable Pulse Generation (PPG) Output Waveforms When the double buffer of TREG4 is enabled in this mode, the value of register buffer 4 will be shifted in TREG4 at match with TREG5. This feature makes easy the handling of low duty waves. Figure 3.9 (12) Operation of Register Buffer Shows the block diagram of this mode. Figure 3.9 (13) Block Diagram of 16-Bit PPG Mode # (4) Application Examples of Capture Function Timer 4 and Timer 5 can be operated all the same. Here shows Timer 4 only. The loading of up-counter (UC4) values into the capture registers CAP1 and CAP2, the timer flip-flop TFF4 inversion due to the match detection by comparators CP4 and CP5, and the output of the TFF4 status to TO4 pin can be enabled or disabled. Combined with interrupt function, they can be applied in many ways, for example: - ① One-shot pulse output from external trigger pulse - 2 Frequency measurement - 3 Pulse width measurement - 4 Time difference measurement # ① One-shot Pulse Output from External Trigger Pulse Set the up-counter UC4 in free-running mode with the internal input clock, input the external trigger pulse from TI4 pin, and load the value of up-counter into capture register CAP1 at the rise edge of the TI4 pin. Then set to T4MOD < CAP12M1, 0> = 01. When the interrupt INT4 is generated at the rise edge of TI4 input, set the CAP1 value (c) plus a delay time (d) to TREG4 (= c+d), and set the above set value (c+d) plus a one-shot pulse width (p) to TREG5 (= c+d+p). When the interrupt INT4 occurs the T4FFCR<EQ5T4, EQ4T4>register should be set that the TFF4 inversion is enabled only when the up-counter value matches TREG4 or TREG5. When interrupt INTTR5 occurs, this inversion will be disabled. Figure 3.9 (14) One-Shot Pulse Output (with Delay) Setting example: To output 2ms one-shot pulse with 3ms delay to the external trigger pulse to TI4 pin #### Setting of INT4 #### **Setting of INTTR5** Note: X; don't care -; no change When delay time is unnecessary, invert timer flip-flop TFF4 when the upcounter value is loaded into capture register 1 (CAP1), and set the CAP1 value (c) plus the one-shot pulse width (p) to TREG5 when the interrupt INT4 occurs. The TFF4 inversion should be enabled when the up-counter (UC4) value matches TREG5, and disabled when generating the interrupt INTTR5. Figure 3.9 (15) One-Shot Pulse Output (without Delay) ### 2 Frequency Measurement The frequency of the external clock can be measured in this mode. The clock is input through the TI4 pin, and its frequency is measured by the 8-bit timers (Timer 0 and Timer 1) and the 16-bit timer/event counter (Timer 4). The TI4 pin input should be selected for the input clock of Timer 4. The value of the up-counter is loaded into the capture register CAP1 at the rise edge of the timer flip-flop TFF1 of 8-bit timers (Timer 0 and Timer 1), and into CAP2 at its fall edge. The frequency is calculated by the difference between the loaded values in CAP1 and CAP2 when the interrupt (INTT0 or INTT1) is generated by either 8-bit timer. Figure 3.9 (16) Frequency Measurement For example, if the value for the level "1" width of TFF1 of the 8-bit timer is set to 0.5 s. and the difference between CAP1 and CAP2 is 100, the frequency will be 100/0.5 [s]=200[Hz]. #### (3) Pulse Width Measurement This mode allows to measure the "H" level width of an external pulse. While keeping the 16-bit timer / event counter counting (free-running) with the internal clock input, the external pulse is input through the TI4 pin. Then the capture function is used to load the UC4 values into CAP1 and CAP2 at the rising edge and falling edge of the external trigger pulse respectively. The interrupt INT4 occurs at the falling edge of TI4. The pulse width is obtained from the difference between the values of CAP1 and CAP2 and the internal clock cycle. For example, if the internal clock is 0.8 microseconds and the difference between CAP1 and CAP2 is 100, the pulse width will be $100 \times 0.8 \ \mu s = 80 \ \mu s$ . Figure 3.9 (17) Pulse Width Measurement Note: Only in this pulse width measuring mode (T4MOD<CAP12M1, 0>=10), external interrupt INT4 occurs at the falling edge of TI4 pin input. In other modes, it occurs at the rising edge. The width of "L" level can be measured from the difference between the first C2 and the second C1 at the second INT4 interrupt. ### 4 Time Difference Measurement This mode is used to measure the difference in time between the rising edges of external pulses input through TI4 and TI5. Keep the 16-bit timer / event counter (Timer 4) counting (free-running) with the internal clock, and load the UC4 value into CAP1 at the rising edge of the input pulse to TI4. Then the interrupt INT4 is generated. Similarly, the UC4 value is loaded into CAP2 at the rising edge of the input pulse to TI5, generating the interrupt INT5. The time difference between these pulses can be obtained from the difference between the time counts at which loading the up-counter value into CAP1 and CAP2 has been done. Figure 3.9 (18) Time Difference Measurement # (5) Different Phased Pulses Output Mode In this mode, signals with any different phase can be outputted by free-running upcounter UC4. When the value in up-counter UC4 and the value in TREG4 (TREG5) match, the value in TFF4 (TFF5) is inverted and output to TO4 (TO5). This mode can be used only Timer 4. Figure 3.9 (19) Phase Output Cycles (counter overflow time) of the above output waves are listed on table 3.9 (2). The following table shows cycles (counter over flow time) of the above output wave. | | 20 MHz | 25 MHz | |--------------|------------|-----------| | φ <b>T1</b> | 26.214 ms | 20.97 ms | | φ <b>Τ4</b> | 104.856 ms | 83.88 ms | | φ <b>T16</b> | 419.424 ms | 335.54 ms | ### 3.10 Stepping Motor Control / Pattern Generation Port TMP95C061B contains 2 channels (PG0 and PG1) of 4-bit hardware stepping motor control/pattern generation (herein after called PG) which actuate in synchronization with the (8-bit / 16-bit) timers. The PG (PG0 and PG1) are shared in 8-bit I/O ports 7. Channel 0 (PG0) is synchronous with 8-bit timer 2 or timer 3, 16-bit timer 5, to update the output. The PG ports are controlled by control registers (PG01CR) and can select either stepping motor control mode or pattern generation mode. Each bit of the P7 can be used as the PG port. PG0 and PG1 can be used independently. All PG operate in the same manner except the following points, and thus only the operation of PG0 will be explained below. Figure 3.10 (1) PG Block Diagram Figure 3.10 (2 a) Pattern Generation Control Register (PG01CR) Figure 3.10 (2 b) Pattern Generation Control Register (PG01CR) | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------|-------------|------------|-------------------|--------------------------|----------|-------------------------|------|-------|------------| | PG0REG | bit Symbol | PG03 | PG02 | PG01 | PG00 | SA03 | SA02 | SA01 | SA00 | | (004CH) Read/Write | | W | | | | R/W | | | | | | After reset | 0 | 0 | 0 | 0 | | Unde | fined | | | | Function | latch regi | ster<br>ng the P7 | that is set<br>o read-ou | to the \ | Shift alte<br>For the P | _ | | ) register | Prohibit Read modify write Figure 3.10 (3) Pattern Generation 0 Register (PG0REG) | • | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-------------|-----------------------------------|------|------|------|----------------------------------------------------------------------|------|-------|------| | PG1REG | bit Symbol | PG13 | PG12 | PG11 | PG10 | SA13 | SA12 | SA11 | SA10 | | (004DH) | Read/Write | | ٧ | V | | R/W | | | | | | After reset | 0 | 0 | 0 | 0 | | Unde | fined | | | | Function | Pattern Generation 1 (PG1) output | | | | Shift alternate register 1<br>For the PG mode (4-bit write) register | | | | Prohibit Read modify write Figure 3.10 (4) Pattern Generation 1 Register (PG1REG) Figure 3.10 (5) 16-bit Timer Trigger Control Register (T45CR) Figure 3.10 (6) Connection of Timer and Pattern Generator ### (1) Pattern Generation Mode PG functions as a pattern generation according to the setting of PG01CR <PAT1>. In this mode, writing from CPU is executed only on the shifter alternate register. Writing a new data should be done during the interrupt operation of the timer for shift trigger and a pattern can be output, synchronous with the timer. In this mode, set PG01CR < PG0M > to 1, and PG01CR < CCW0 > to 0. The output of this pattern generator is output to port 7; since port and functions can be switched on a bit basis using port 7 function control register P7FC, any port pin can be assigned to pattern generator output. Figure 3.10 (7) shows the block diagram of this mode. Example of pattern generation mode Figure 3.10 (7) Pattern Generation Mode Block Diagram (PG0) In this pattern generation mode, only writing the output latch is disabled by hardware, but other functions do the same operation as 1-2 excitation in stepping motor control port mode. Accordingly, the data shifted by trigger signal from a timer must be written before the next trigger signal is output. # (2) Stepping Motor Control Mode # ① 4-phase 1or 2 Excitation Figure 3.10 (8) and Figure 3.10 (9) show the output waveforms of 4-phase 1 excitation and 4-phase 2 excitation, respectively when channel 0 (PG0) is selected. Note: bn indicates the initial value of PG0REG $\leftarrow$ b7 b6 b5 b4 $\times$ $\times$ $\times$ ### ① Normal Rotation 2 Reverse Rotation 010289 Figure 3.10 (8) Output Waveforms of 4-Phase 1 Excitation (Normal Rotation and Reverse Rotation) Figure 3.10 (9) Output Waveforms of 4-Phase 2 Excitation (Normal Rotation) The operation when channel 0 is selected is explained below. The output latch of PGO (also used as P7) is shifted at the rising edge of the trigger signal from the timer to be output to the port. The direction of shift is specified by PG01CR < CCW0>: Normal rotation $(PG00 \rightarrow PG01 \rightarrow PG02 \rightarrow PG03)$ when < CCW0> is set to "0"; reverse rotation $(PG00 \leftarrow PG01 \leftarrow PG02 \leftarrow PG03)$ when "1". 4-phase 1 excitation will be selected when only one bit is set to "1" during the initialization of PG, while 4-phase 2 excitation will be selected when two consecutive bits are set to "1". The value in the shift alternate registers are ignored when the 4-phase 1 or 2 excitation mode is selected. Figure 3.10 (10) shows the block diagram. Figure 3.10 (10) Block Diagram of 4-Phase 1 or 2 Excitation (Normal Rotation) ### ② 4-Phase 1-2 Excitation Figure 3.10 (11) shows the output waveforms of 4-phase 1-2 excitation when channel 0 is selected. Note: bn denotes the initial value PG0REG ← b7 b6 b5 b4 b3 b2 b1 b0 #### Normal Rotation 2 Reverse Rotation Figure 3.10 (11) Output Waveforms of 4-Phase 1-2 Excitation (Normal Rotation and Reverse Rotation) The initialization for 4-phase 1-2 excitation is as follows. By rearranging the initial value "b7 b6 b5 b4 b3 b2 b1 b0" to "b7 b3 b6 b2 b5 b1 b4 b0", the consecutive 3 bits are set to "1" and other bits are set to "0" (positive logic). For example, if b7, b3, and b6 are set to "1", the initial value becomes "11001000", obtaining the output waveforms as shown in Figure 3.10 (11). To get an output waveform of negative logic, set values 1's and 0's of the initial value should be inverted. For example, to change the output waveform shown in Figure 3.10 (11) into negative logic, change the initial value to "00110111". The operation will be explained below for channel 0. The output latch of PG0 (shared by P7) and the shifter alternate register (SA0) for Pattern Generation are shifted at the rising edge of trigger signal from the timer to be output to the port. The direction of shift is set by PG01CR < CCW0 >. Figure 3.10 (12) shows the block diagram. Figure 3.10 (12) Block Diagram of 4-Phase 1-2 Excitation (Normal Rotation) Setting example: To drive channel 0 (PG0) by 4-phase 1-2 excitation (normal rotation) when timer 0 is selected, set each register as follows. ``` 7 6 5 4 3 2 1 0 TRUN ← - X - - - - 0 Stop timer 0, and clear it to zero. TMOD ← 0 0 X X - - 0 1 Set 8-bit timer mode and select \phiT1 as the input clock of timer 0. TFFCR ← X X X 0 1 0 1 0 Clear TFF1 to zero and enable the inversion trigger by timer 0. TREG0 ← * * * * * * * * Set the cycle in timer register. P7CR ← - - - - 1 1 1 1 Set P70 to P73 bits to the output mode. P7FC ← - - - - 1 1 1 1 Set P70 to P73 bits to the PG output. PG01CR ← - - - - 0 0 1 1 Select PG0 4-phase 1-2 excitation mode and normal rotation. PGOREG ← 1 1 0 0 1 0 0 0 Set an initial value. ← 1 X - - - - 1 Start timer 0. Note: X; don't care -; no change ``` # (3) Trigger Signal From Timer The trigger signal from the timer which is used by PG is not equal to the trigger signal of timer flip-flop (TFF1, TFF3, TFF4, TFF5, and TFF6) and differs as shown in Table 3.10 (1) depending on the operation mode of the timer. | | TFF1 inversion | PG shift | | |-------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--| | 8-bit timer mode | Selected by TFFCR <ff1is> when the up- counter value matches TREG0 or TREG1 value.</ff1is> | <b>←</b> | | | 16-bit timer mode | When the up-counter value matches with both TREG0 and TREG1 values (The value of up-counter = TREG1*28 + TREG0) | <b>←</b> | | | PPG output mode | When the up-counter value matches with both TREG0 and TREG1 | When the up-counter value matches TREG1 value (PPG cycle) | | | PWM output mode | When the up-counter value matches TREG0 value and PWM cycle. | Trigger signal for PG is not generated. | | Table 3.10 (1) Select of Trigger Signal Note: To shift PG, TFFCR < FF1IE > must be set to "1" to enable TFF1 inversion. Channel 1 of PG can be synchronized with the 16-bit timer Timer4 / Timer5. In this case, the PG shift trigger signal from the 16-bit timer is output only when the upcounter UC4 / UC5value matches TREG5 / TREG7. When using a trigger signal from Timer4, set either T4FFCR<EQ5T4> or T4MOD <EQ5T5> to "1" and a trigger is generated when the value in UC4 and the value in TREG5 match. When using a trigger signal from Timer5, set T5FFCR<EQ7T6>to 1. Generates a trigger when the value in UC5 and the value in TREG7 match. # (4) Application of PG and Timer Output As explained "Trigger signal from timer", the timing to shift PG and invert TFF differs depending on the mode of timer. An application to operate PG while operating an 8-bit timer in PPG mode will be explained below. To drive a stepping motor, in addition to the value of each phase (PG output), synchronizing signal is often required at the timing when excitation is changed over. In this application, port 7 is used as a stepping motor control port to output a synchronizing signal to the TO1 pin (shared by PA2). Figure 3.10 (13) Output Waveforms of 4-Phase 1 Excitation #### Setting example: ``` 7 6 5 4 3 2 1 0 ← - X - - - 0 0 Stop timer 0, and clear it to zero. TRUN Set timer 0 and timer 1 in PPG output mode and select T01MOD \leftarrow 1 0 X X X X 0 1 \phiT1 as the input clock. Enable TFF1 inversion and set TFF1 to "1". TFFCR \leftarrow X X X 0 0 1 1 X Set the duty of TO1 to TREGO. TRFG0 Set the cycle of TO1 to TREG1. TREG1 ← ← X X X X - - 1 - PACR Assign PA2 as TO1. PAFC ← X X X X - - 1 X P7CR ← - - - - 1 1 1 1 } Assign P70 to 73 as PG0. P7FC ← - - - - 1 1 1 1 Set PG0 in 4-phase 1-step excitation mode. PG01CR ← - - - 0 0 0 1 PGOREG ← * * * * * * * Set an initial value. Start timer 0 and timer 1. TRUN ← 1 X - - - 1 1 Note: X; don't care -; no change ``` , no change #### 3.11 Serial Channel TMP95C061B contains 2 serial Input/Output channels. The serial channel has the following operation modes. In mode 1 and mode 2, a parity bit can be added. Mode 3 has wake-up function for making the master controller start slave controllers in serial link (multi-controller system). Figure 3.11 (1) shows the data format (for one frame) in each mode. Figure 3.11 (1) Data Formats The serial channel has a buffer register for transmitting and receiving operations, in order to temporarily store transmitted or received data, so that transmitting and receiving operations can be done independently (full duplex). However, in I/O interface mode, SCLK (serial clock) pin is used for both transmission and receiving, the channel becomes half-duplex. The receiving data register is of a double buffer structure to prevent the occurrence of overrun error and provides one frame of margin before CPU reads the received data. The receiving data register stores the already received data while the buffer register receives the next frame data. By using $\overline{\text{CTS}}$ and $\overline{\text{RTS}}$ (there is no $\overline{\text{RTS}}$ pin, so any 1 port must be controlled by software), it is possible to halt data send until the CPU finishes reading receive data every time a frame is received. (Handshake function) In the UART mode, a check function is added not to start the receiving operation by error start bits due to noise. The channel starts receiving data only when the start bit is detected to be normal at least twice in three samplings. When the transmission buffer becomes empty and requests the CPU to send the next transmission data, or when data is stored in the receiving data register and the CPU is requested to read the data, INTTX or INTRX interrupt occurs. Besides, if an overrun error, parity error, or framing error occurs during receiving operation, flag SCOCR / SC1CR < OERR, PERR, FERR > will be set. The serial channel 0/1 includes a special band rate generator, which can set any band rate by dividing the frequency of 4 clocks ( $\phi$ T0, $\phi$ T2, $\phi$ T8, and $\phi$ T32) from the internal prescaler (shared by 8-bit / 16-bit timer) by the value 1 to 16 (2 to 16 in the channel 1). In addition to the clock from the internal baud rate generator, an arbitrary baud rate can be obtained from the external input clock (SCLK0) in the serial channel 0. Moreover, in I/O interface mode, a sync signal (SCLK) can be input and data transfer performed using this external clock. # 3.11.1 Control Registers The serial channel is controlled by 3 control registers SC0CR, SC0MOD and BR0CR. Transmitted and received data are stored in register SC0BUF. Note: There is SC1MOD (56H) in Channel1 Figure 3.11 (2) Serial Mode Control Register (channel 0, SC0MOD) Note: Serial control register for channel 1 is SC1CR (55H). Note: As all error flags are cleared after reading do not test only a single bit with a bittesting instruction. Figure 3.11 (3) Serial Control Register (channel 0, SCOCR) Notes: · Set TRUN < PRRUN > to '1' when the baud rate generator is used. • The baud rate generator frequency can be divided by 1 in UART mode only. Do not use this setting in I/O interface mode. · Don't read from or write to BROCR register during sending or receiving. Figure 3.11 (4) Baud Rate Generator Control Register (channel 0, BROCR) Figure 3.11 (5) Serial Transmission / Receiving Buffer Registers (channel 0, SCOBUF) Figure 3.11 (6) Serial Mode Control Register (Channel 1, SC1MOD) Note: As all error flags are cleared after reading, do not test only a single bit with a bit-testing instruction. Figure 3.11 (7) Serial Control Register (Channel 1, SC1CR) Note: • To use baud rate generator, set TRUN < PRRUN > to "1", putting the prescaler in RUN mode. · Don't read from or write to BR1CR register during sending or receiving. Figure 3.11 (8) Baud Rate Generator Control Register (channel 1, BR1CR) Figure 3.11 (9) Serial Transmission / Receiving Buffer Registers (channel 1, SC1BUF) Figure 3.11 (10) Port 8 Function Register (P8FC) Figure 3.11 (11) Port 8 Open Drain Enable Register (ODE) # 3.11.2 Configuration Figure 3.11 (12) shows the block diagram of the serial channel 0. Figure 3.11 (12) Block Diagram of the Serial Channel 0 Figure 3.11 (13) shows the block diagram of the serial channel 1. Figure 3.11 (13) Block Diagram of the Serial Channel 1 #### (1) Baud Rate Generator Baud rate generator comprises a circuit that generates transmission and receiving clocks to determine the transfer rate of the serial channel. The input clock to the baud rate generator, $\phi$ T0 (4/fc), $\phi$ T2 (16/fc), $\phi$ T8 (64/fc), or $\phi$ T32 (256/fc) are generated by the 9-bit prescaler which is shared by the timers. One of these input clocks is selected by the baud rate generator control register bit $\langle BR0CK1/0 \rangle / \langle BR1CK1.0 \rangle$ of BR0CR/BR1CR. The baud rate generator includes a 4-bit frequency divider, which divides frequency by 1 to 16 values (2 to 16 in the channel 1) to determine the transfer rate. How to calculate a transfer rate when the baud rate generator is used is explained below. ### • UART mode Transfer rate = $$\frac{\text{Input clock of baud rate generator}}{\text{Frequency divisor of baud rate generator}} \div 16$$ • I/O interface mode Therelation of source clock and input clock is as below, $$\phi$$ T0=4/fc $\phi$ T2=16/fc $\phi$ T8=64/fc $\phi$ T32=256/fc Accordingly, when source clock fc is 12.288 MHz, input clock is $\phi$ T2 (16/fc), and frequency divisor is 5, the transfer rate in UART mode becomes as follows: Baud rate = $$\frac{fc/16}{5}$$ $\div 16$ = $12.288 \times 10^6 / 16 / 5 / 16 = 9600 \text{ (bps)}$ Table 3.11 (1) shows an example of the transfer rate in UART mode. Also with 8-bit timer 2, the serial channel can get a transfer rate. Table 3.11 (2) shows an example of baud rate using timer 2. Moreover, the external clock input can also be used as the serial clock. The baud rate in this case is determined as follows. Baud Rate = external clock input $$\div$$ 16 Table 3.11 (1) Selection of Transfer Rate (1) (When Baud Rate Generator Is Used) \_\_\_\_\_ Unit (Kbps) | fc [MHz] | Input clock<br>Frequency divisor | φT0<br>(4/fc) | φT2<br>(16/fc) | φT8<br>(64/fc) | φT32<br>(256/fc) | |-----------|----------------------------------|---------------|----------------|----------------|------------------| | 9.830400 | 2 | 76.800 | 19.200 | 4.800 | 1.200 | | <b>↑</b> | 4 | 38.400 | 9.600 | 2.400 | 0.600 | | <b>1</b> | 8 | 19.200 | 4.800 | 1.200 | 0.300 | | <b>↑</b> | 16 | 9.600 | 2.400 | 0.600 | 0.150 | | 12.288000 | 5 | 38.400 | 9.600 | 2.400 | 0.600 | | 1 | A | 19.200 | 4.800 | 1.200 | 0.300 | | 14.745600 | 3 | 76.800 | 19.200 | 4.800 | 1.200 | | 1 | 6 | 38.400 | 9.600 | 2.400 | 0.600 | | 1 | С | 19.200 | 4.800 | 1.200 | 0.300 | Note1: Transfer rate in I/O interface mode is 8 times as fast as the values given in the above table. Table 3.11 (2)Selection of Transfer Rate (1) (When timer 2 (input Clock $\phi$ T1) is used) Unit (Kbps) | fc<br>TREG2 | 12.288<br>MHz | 12<br>MHz | 9.8304<br>MHz | 8<br>MHz | 6.144<br>MHz | | | | | |-------------|---------------|-----------|---------------|----------|--------------|--|--|--|--| | 1H | 96 | | 76.8 | 62.5 | 48 | | | | | | 2H | 48 | | 38.4 | 31.25 | 24 | | | | | | 3H | 32 | 31.25 | | | 16 | | | | | | 4H | 24 | | 19.2 | | 12 | | | | | | 5H | 19.2 | | | | 9.6 | | | | | | 8H | 12 | | 9.6 | | 6 | | | | | | АН | 9.6 | | | | 4.8 | | | | | | 10H | 6 | | 4.8 | | 3 | | | | | | 14H | 4.8 | | | | 2.4 | | | | | How to calculate the transfer rate (when timer 2 is used): Note1: Timer 2 match detect signal cannot be used as the transfer clock in I/O interface mode. #### 2 Serial Clock Generation Circuit This circuit generates the basic clock for transmitting and receiving data. ### 1) In I/O interface mode When in SCLK output mode with the setting of SC0CR/SC1CR<IOC>="0", the basic clock will be generated by dividing by 2 the output of the baud rate generator described before. When in SCLK input mode with the setting of SC0CR/SC1CR<IOC>= "1", the rising edge or falling edge will be detected according to the setting of SC0CR/SC1CR<SCLKS> register to generate the basic clock. # 2) In universal asynchronous receiver transmitter (UART) mode Basic clock SIOCLK is selected from one of the following depending on the setting of the <SC1, 0> bits of the SC0MOD or SC1MOD register: the clock from the baud rate generator, internal clock $\phi1$ (500Kbps at fc=16 MHz), a match detect signal from timer 2 or an external clock (channel 0 only). # ③ Receiving Counter The receiving counter is a 4-bit binary counter used in asynchronous communication (UART) mode and counts up by SIOCLK clock. 16 pulses of SIOCLK are used for receiving 1 bit of data, and the data bit is sampled three times at 7th, 8th and 9th clock. With the three samples, the received data is evaluated by the rule of majority. For example, if the sampled data bit is "1", "0" and "1" at 7th, 8th and 9th clock respectively, the received data is evaluated as "1". The sampled data "0", "0" and "1" is evaluated that the received data is "0". #### 4 Receiving Control #### 1) I/O interface mode When in SCLK output mode with the setting of SC0CR/SC1CR<IOC>="0", RxD0/1 signal will be sampled at the rising edge of shift clock which is output to SCLK0/1 pin. When in SCLK input mode with the setting SC0CR/SC1CR < IOC > = "1" RxD0/1 signal will be sampled at the rising edge or falling edge of SCLK input according to the setting of SC0CR/SC1CR < SCLKS > register. #### 2) Asynchronous communication (UART) mode The receiving control has a circuit for detecting the start bit by the rule of majority. When two or more "0" are detected during 3 samples, it is recognized as start bit and the receiving operation is started. Data being received are also evaluated by the rule of majority. # ⑤ Receiving Buffer To prevent overrun error, the receiving buffer has a double buffer structure. Received data are stored one bit by one bit in the receiving buffer 1 (shift register type). When 7 bits or 8 bits of data is stored in the receiving buffer 1, the stored data are transferred to another receiving buffer 2 (SC0BUF / SC1BUF), generating an interrupt INTRX0 / INTRX1. The CPU reads only receiving buffer 2 (SC0BUF / SC1BUF). Even before the CPU reads the receiving buffer 2 (SC0BUF / SC1BUF), the received data can be stored in the receiving buffer 1. However, unless the receiving buffer 2 (SC0BUF / SC1BUF) is read before all bits of the next data are received by the receiving buffer 1, an overrun error occurs. If an overrun error occurs, the contents of the receiving buffer 1 will be lost, although the contents of the receiving buffer 2 and SC0CR<RB8>/SC1CR<RB8> is still preserved. Reading data from receive data buffer 2 (SC0BUF / SC1BUF) clears interrupt request flags INTRX0<IRX0C> and INTRX1<IRX1C>. The parity bit added in 8-bit UART mode and the most significant bit (MSB) in 9-bit UART mode are stored in SC0CR<RB8>/SC1CR<RB8>. When in 9-bit UART mode, the wake-up function of the slave controllers is enabled by setting SC0MOD<WU>/ SC1MOD<WU> to "1", and interrupt INTRX0/INTRX1 occurs only when SC0CR<RB8>/SC1CR<RB8> is set to "1". #### **6** Transmission Counter Transmission counter is a 4-bit binary counter which is used in asynchronous communication (UART) mode and, like a receiving counter, counts by SIOCLK clock, generating TxDCLK every 16 clock pulses. Figure 3.11 (14) Generation of Transmission Clock #### (7) Transmission Controller ### 1) I/O interface mode In SCLK output mode with the setting of SC0CR/SC1CR < IOC> = "0", the data in the transmission buffer are output bit by bit to TxD0/1 pin at the rising edge of shift clock which is output from SCLK0/1 pin. In SCLK input mode with the setting of SC0CR/SC1CR < IOC > = "1", the data in the transmission buffer are output bit by bit to TxD0/1 pin at the rising edge or falling edge of SCLK input according to the setting of SC0CR/SC1CR < SCLKS > register. # 2) Asynchronous communication (UART) mode When transmission data are written in the transmission buffer sent from the CPU, transmission starts at the rising edge of the next TxDCLK, generating a transmission shift clock TxDSFT. ### Handshake function Serial channel 0 has a $\overline{\text{CTS0}}$ pin. Using this pin, data can be sent in units of one frame; thus, overrun errors can be avoided. The handshake function is enabled/disabled by SC0MOD<CTSE>. When the $\overline{\text{CTS0}}$ pin goes high, after completion of the current data send, data send is halted until the $\overline{\text{CTS0}}$ pin goes low again. The INTTX0 Interrupts are generated, requests the next send data to the CPU. Though there is no $\overline{RTS}$ pin, a handshake function can be easily configured by setting any port assigned to the $\overline{RTS}$ function. The $\overline{RTS}$ should be output "High" to request data send halt after data receive is completed by a software in the RXD interrupt routine. Figure 3.11 (15) Handshake Function Note 1: If the CTS signal rises during transmission, the next data is not sent after the completion of the current transmission. Note 2: Transmission starts at the first TxDCLK clock fall after the CTS signal falls. Figure 3.11 (16) Timing of CTS (Clear to send) #### Transmission Buffer Transmission buffer (SC0BUF/SC1BUF) shifts out and sends the transmission data written from the CPU from the least significant bit (LSB) in order, using transmission shift clock TxDSFT which is generated by the transmission control. When all bits are shifted out, the transmission buffer becomes empty and generates INTTX0/INTTX1 interrupt. # Parity Control Circuit When serial channel control register SC0CR<PE>/SC1CR<PE>is set to "1", it is possible to transmit and receive data with parity. However, parity can be added only in 7-bit UART or 8-bit UART mode. With SC0CR <EVEN>/SC1CR <EVEN> register, even (odd) parity can be selected. For transmission, parity is automatically generated according to the data written in the transmission buffer (SC0BUF/SC1BUF), and data are transmitted after being stored in SC0BUF<TB7>/ SC1BUF<TB7> when in 7-bit UART mode while in SC0MOD <TB8>/ SC1BUF<TB8> when in 8-bit UART mode. <PE> and <EVEN> must be set before transmission data are written in the transmission buffer. For receiving, data are shifted in the receiving buffer 1, and parity is added after the data are transferred in the receiving buffer 2 (SC0BUF / SC1BUF), and then compared with SC0BUF < RB7 > / SC1BUF when in 7-bit UART mode and with SC0CR < RB8 > / SC1CR when in 8-bit UART mode. If they are not equal, a parity error occurs, and SC0CR < PERR > / SC1CR < PERR > flag is set. # Error Flag Three error flags are provided to increase the reliability of receiving data. #### 1. Overrun error < OERR> If all bits of the next data are received in receiving buffer 1 while valid data are stored in receiving buffer 2 (SCBUF0/1), an overrun error will occur. # 2. Parity error < PERR> The parity generated for the data shifted in receiving buffer 2 (SCBUF0/1) is compared with the parity bit received from RxD0/1 pin. If they are not equal, a parity error occurs. #### 3. Framing error < FERR> The stop bit of received data is sampled three times around the center. If the majority is "0", a framing error occurs. **TOSHIBA** # ① Generating Timing # 1) UART mode # Receiving | Mode | 9 Bit | 8 Bit + parity | 8 Bit, 7 Bit + parity, 7 Bit | |----------------------|-------------------------------|---------------------------------|------------------------------| | Interrupt timing | Center of last bit<br>(Bit 8) | Center of last bit (parity bit) | Center of stop bit | | Framing error timing | Center of stop bit | Center of stop bit | Center of stop bit | | Parity error timing | _ | Center of last bit (parity bit) | <b>←</b> | | Overrun error timing | Center of last bit<br>(Bit 8) | Center of last bit (parity bit) | Center of stop bit | # Transmitting | Mode | 9 Bit | 8 Bit + parity | 8 Bit, 7 Bit + parity, 7 Bit | |------------------|--------------------------------------|----------------|------------------------------| | Interrupt timing | Just before stop bit is transmitted. | <b>+</b> | <b>←</b> | # 2) I/O interface mode | Transmission | SCLK output mode | Immediately after rise of last SCLK signal.<br>(See figure 3.11 (19). ) | | | | | | | |------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Interrupt<br>timing | SCLK input mode | Immediately after rise of last SCLK signal (rising mode), or immediately after fall in falling mode. (See figure 3.11 (20).) | | | | | | | | Receiving<br>Interrupt | SCLK output mode | Timing used to transfer received data to data receive buffer 2 (SC0BUF/SC1BUF) (that is, immediately after last SCLK). (See figure 3.11 (21).) | | | | | | | | timing | SCLK input mode | Timing used to transfer received data to data receive buffer 2 (SC0BUF/SC1BUF) (that is, immediately after last SCLK). (See figure 3.11 (22).) | | | | | | | ### 3.11.3 Operational Description # (1) Mode 0 (I/O interface mode) This mode is used to increase the number of I/O pins of for transmitting or receiving data to or from the external shifter register. This mode includes SCLK output mode to output synchronous clock (SCLK) and SCLK input mode to input external synchronous clock SCLK. Figure 3.11 (18) Example of SCLK Output Mode Connection Figure 3.11 (19) Example of SCLK Input Mode Connection # ① Transmission In SCLK output mode, 8-bit data and synchronous clock are output from TxD0/1 pin and SCLK0/1 pin, respectively, each time the CPU writes data in the transmission buffer. When all data is output, INTES0<ITX0C> / INTES1<ITX1C> will be set to generate INTTX0/1 interrupt. Figure 3.11 (19) Transmitting Operation in I/O Interface Mode (SCLK Output Mode) In SCLK input mode, 8-bit data are output from TxD0/1 pin when SCLK input becomes active while data are written in the transmission buffer by CPU. When all data are output, INTES0<ITX0C>/INTES1<ITX1C> will be set to generate INTTX0/1 interrupt. Figure 3.11 (20) Transmitting Operation in I/O Interface Mode (SCLK Input Mode) # 2 Receiving In SCLK output mode, synchronous clock is outputted from SCLK0/1 pin and the data are shifted in the receiving buffer 1 whenever the receive interrupt flag INTES0<IRX0C>/INTES1<IRX1C> is cleared by reading the received data. When 8-bit data are received, the data will be transferred in the receiving buffer 2 (SC0BUF/SC1BUF) at the timing shown below, and INTES0<IRX0C> /INTES1<IRX1C> will be set again to generate INTRX0/1 interrupt. Figure 3.11 (21) Receiving Operation in I/O Interface Mode (SCLK Output Mode) In SCLK input mode, the data is shifted in the receiving buffer 1 when SCLK input becomes active while the receive interrupt flag INTES0<IRX0C>/INTES1<IRX1C> is cleared by reading the received data. When 8-bit data is received, the data will be shifted in the receiving buffer 2 (SC0BUF/SC1BUF) at the timing shown below, and INTES0<IRX0C> /INTES1<IRX1C> will be set again to generate INTRX0/1 interrupt. Figure 3.11 (22) Receiving Operation in I/O Interface Mode (SCLK Input Mode) Note: For data receiving, the system must be placed in the receive enable state (SC0MOD/SC1MOD < RXE > = "1") # (2) Mode 1 (7-bit UART Mode) 7-bit mode can be set by setting serial channel mode register SC0MOD <SM1,0>/ SC1MOD <SM1,0> to "01". In this mode, a parity bit can be added, and the addition of a parity bit can be enabled or disabled by serial channel control register SC0CR<PE>/ SC1CR<PE>, and even parity or odd parity is selected by SC0CR < EVEN > / SC1CR < EVEN > when < PE > is set to "1" (enable). Setting example: When transmitting data with the following format, the control registers should be set as described below. Channel 0 is explained here. ``` 7 6 5 4 3 2 1 0 ← X X - - - - 1 P8CR Select P80 as the TxD0 pin. ← X X - X - - X 1 P8FC Set 7-bit UART mode. SCOMOD \leftarrow X 0 - X 0 1 0 1 SCOCR ← X 1 1 X X X 0 0 Add an even parity. BROCR + 0 X 1 0 0 1 0 1 Set transfer rate at 2400 bps. Start the prescaler for the baud rate generator. TRUN ← 1 X - - - - - Enable INTTX0 interrupt and set interrupt level 4. INTES0 ← 1 1 0 0 - - - - SC0BUF ← * * * * Set data for transmission. Note: X; don't care -; no change ``` #### (3) Mode 2 (8-bit UART Mode) 8-bit UART mode can be specified by setting SC0MOD<SM1,0> / SC1MOD<SM1,0> to "10". In this mode, parity bit can be added, the addition of a parity bit is enabled or disabled by SC0CR<PE> / SC1CR<PE>, and even parity or odd parity is selected by SC0CR<EVEN> / SC1CR<EVEN> when <PE> is set to "1" (enable). Setting example: When receiving data with the following format, the control register should be set as described below. #### Main setting ``` 7 6 5 4 3 2 1 0 ← X X - - - 0 - Select P81 (RxD0) as the input pin. P8CR Enable receiving in 8-bit UART mode. SCOMOD \leftarrow -01X1001 SCOCR ← X 0 1 X X X 0 0 Add an odd parity. Set transfer rate at 9600 bps. BROCR ← 0 X 0 1 0 1 0 1 Start the prescaler for the baud rate generator. TRUN ← 1 X - - - - - Enable INTRX0 interrupt and set interrupt level 4. INTES0 ← - - - 1 1 0 0 Interrupt processing Acc ← SCOCR AND 00011100 Check for error. 1f Acc ≠ 0 then ERROR Acc ← SCOBUF Read the received data. ``` Note: X; don't care -; no change # (4) Mode 3 (9-bit UART Mode) 9-bit UART mode can be specified by setting SC0MOD < SM1,0 > /SC1MOD < SM1,0 > to "11". In this mode, parity bit cannot be added. For transmission, the MSB (9th bit) is written in SC0MOD <TB8>/SC1MOD <TB8>, while in receiving it is stored in SC0CR<RB8>/SC1CR<RB8>. For writing and reading the buffer, the MSB is read or written first then SC0BUF/SC1BUF. # Wake-up function In 9-bit UART mode, the wake-up function of slave controllers is enabled by setting SC0MOD < WU > / SC1MOD < WU > to "1". The interrupt INTRX0 / INTRX1 occurs only when <RB8> = 1. Note: TxD pin of the slave controllers must be in open drain output mode. Figure 3.11 (23) Serial Link Using Wake-Up Function ## **Protocol** - ① Select the 9-bit UART mode for the master and slave controllers. - ② Set SC0MOD<WU>/ SC1MOD<WU> bit of each slave controller to "1" to enable data receiving. - The master controller transmits one-frame data including the 8-bit select code for the slave controllers. The MSB (bit 8) < TB8 > is set to "1". - ② Each slave controller receives the above frame, and clears WU bit to "0" if the above select code matches its own select code. - The master controller transmits data to the specified slave controller whose SC0MOD<WU>/SC1MOD<WU> bit is cleared to "0". The MSB (bit 8)<TB8> is cleared to "0". The other slave controllers (with the <WU> bit remaining at "1") ignore the receiving data because their MSBs (bit 8 or <RB8>) are set to "0" to disable the interrupt INTRX0/INTRX1. The slave controllers (WU=0) can transmit data to the master controller, and it is possible to indicate the end of data receiving to the master controller by this transmission. Setting example: To link two slave controllers serially with the master controller, and use the internal clock $\phi 1$ as the transfer clock. Since serial channels 0 and 1 operate in exactly the same way, channel 0 is used for the purposes of explanation. #### Setting the master controller ``` Main P8CR ← X X - - - - 0 1 Select P80 as TxD0 pin and P81 as RxD0 pin. P8FC ← X X - X - X X 1 INTES0 ← 1 1 0 0 1 1 0 1 Enable INTTX0 and set the interrupt level 4. Enable INTTX0 and set the interrupt level 5. Set \phi 1 as the transmission clock in 9-bit UART mode. SCOMOD \leftarrow 1 \ 0 \ 1 \ 0 \ 1 \ 1 \ 0 SCOBUF + 0 0 0 0 0 0 0 1 Set the select code for slave controller 1. INTTX0 interrupt SCOMOD \leftarrow 0 - - Sets TB8 to "0". SC0BUF ← * * * * * Set data for transmission. ``` #### Setting the slave controller 2 ``` Main ``` ``` P8CR ← X X - - - - 0 1 P8FC ← X X - X - X X 1 ODE ← X X X X X X X - 1 INTESO ← 1 1 0 1 1 1 1 0 SCOMOD ← 0 0 1 1 1 1 1 1 0 Set <WU> to "1" in the 9-bit UART transmission mode with transfer clock | Value | COORUS ``` ``` Acc \leftarrow SCOBUF if Acc = Select code Then SCOMOD \leftarrow - - - 0 - - - Clear < WU> to "0". ``` # 3.12 Analog / Digital Converter TMP95C061B contains an analog / digital converter (A/D converter) with 4-channel analog input that features 10-bit successive approximation. Figure 3.12 (1) shows the block diagram of the A/D converter. 4-channel analog input pins (AN3 to AN0) are shared by input-only port P9 and so can be used as input port. Figure 3.12 (1) Block Diagram of A/D Converter $Note 1: This \ A/D \ converter \ does \ not \ have \ a \ built-in \ sample \ and \ hold \ circuit.$ Therefore, when A/D converting high-frequency signals, connect a sample and hold circuit externally. Note2: To lower the power supply current in IDLE or STOP mode, depending on the timing, standby mode can be entered with the internal comparator in enable state. Thus, stop A/D conversion before executing the HALT instruction. The ladder resister between $V_{REF}$ ( $V_{REFH}$ )-AGND ( $V_{REFL}$ ) cannot be disconnected internally. Figure 3.12 (2) A/D Control Register ADREGOL (0060H) | | 7 | 6 | | 5 | | 4 | | 3 | | 2 | | 1 | | 0 | |-------------|------------------------------------------------|-------|---|---|--|---|-----------|---|----------|---|---|---|----------|---| | bit Symbol | ADR01 | ADR00 | | | | | <b></b> , | | <u> </u> | | | | <u> </u> | | | Read/Write | | | | | | | R | | | | | | | | | After reset | Unde | fined | : | 1 | | 1 | | 1 | | 1 | : | 1 | i | 1 | | Function | Lower 2 bits of A/D result for AN0 are stored. | | | | | | | | | | | | | | ADREG0H (0061H) | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | |-------------|-----------|------------------------------------------------|-------|-------|-------|-------|-------|-------|--|--|--|--|--|--| | bit Symbol | ADR09 | ADR08 | ADR07 | ADR06 | ADR05 | ADR04 | ADR03 | ADR02 | | | | | | | | Read/Write | | R | | | | | | | | | | | | | | After reset | | Undefined | | | | | | | | | | | | | | Function | Upper 8 b | Upper 8 bits of A/D result for AN0 are stored. | | | | | | | | | | | | | ADREG1L (0062H) | | 7 | 6 | | 5 | | 4 | | 3 | | 2 | | 1 | | 0 | |-------------|------------------------------------------------|-------|----------|---|-------|---|-----------|---|---|---|--|---|----|---| | bit Symbol | ADR11 | ADR10 | <u> </u> | | ···., | | <b></b> / | | | | | | ·/ | | | Read/Write | | | | | | | R | | | | | | | | | After reset | Unde | fined | | 1 | | 1 | | 1 | - | 1 | | 1 | | 1 | | Function | Lower 2 bits of A/D result for AN1 are stored. | | | | | | | | | | | | | | ADREG1H (0063H) | | / | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | |---|-------------|-----------|------------------------------------------------|-------|-------|-------|-------|-------|-------|--|--|--|--|--|--| | Γ | bit Symbol | ADR19 | ADR18 | ADR17 | ADR16 | ADR15 | ADR14 | ADR13 | ADR12 | | | | | | | | Γ | Read/Write | | R | | | | | | | | | | | | | | ſ | After reset | | Undefined | | | | | | | | | | | | | | Γ | Function | Upper 8 b | Upper 8 bits of A/D result for AN1 are stored. | | | | | | | | | | | | | Figure 3.12 (3-1) A/D Conversion Result Register (ADREGO, 1) ADREG2L (0064H) | | 7 | 6 | 5 | | 4 | | 3 | 2 | | 1 | 0 | | | |-------------|-----------|------------------------------------------------|---|----------|---|---|---|---|-----|---|---|---|--| | bit Symbol | ADR21 | ADR20 | | <u> </u> | | | | | | | | / | | | Read/Write | | | | | | R | | | | | | | | | After reset | Unde | fined | 1 | | 1 | : | 1 | 1 | - 1 | 1 | 1 | | | | Function | Lower 2 b | Lower 2 bits of A/D result for AN2 are stored. | | | | | | | | | | | | ADREG2H (0065H) | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | |-------------|-----------|------------------------------------------------|-------|-------|-------|-------|-------|-------|--|--|--|--|--| | bit Symbol | ADR29 | ADR28 | ADR27 | ADR26 | ADR25 | ADR24 | ADR23 | ADR22 | | | | | | | Read/Write | | R | | | | | | | | | | | | | After reset | | Undefined | | | | | | | | | | | | | Function | Upper 8 b | Upper 8 bits of A/D result for AN2 are stored. | | | | | | | | | | | | ADREG3L (0066H) | | 7 | 6 | | 5 | | 4 | | 3 | | 2 | | 1 | | 0 | |-------------|-----------|------------------------------------------------|---------|---|-------|---|-------|---|-----------|---|--|---|----|---| | bit Symbol | ADR31 | ADR30 | <b></b> | | ···., | | ····/ | | <b></b> , | / | | | ·/ | / | | Read/Write | | R | | | | | | | | | | | | | | After reset | Unde | Undefined 1 1 1 1 1 1 1 | | | | | | | | | | | | | | Function | Lower 2 b | Lower 2 bits of A/D result for AN3 are stored. | | | | | | | | | | | | | ADREG3H (0067H) | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|--| | bit Symbol | ADR39 | ADR38 | ADR37 | ADR36 | ADR35 | ADR34 | ADR33 | ADR32 | | | Read/Write | | R | | | | | | | | | After reset | Undefined | | | | | | | | | | Function | Upper 8 bits of A/D result for AN3 are stored. | | | | | | | | | Figure 3.12 (3-2) A/D Conversion Result Register (ADREG2, 3) ### 3.12.1 Operation # (1) Analog Reference Voltage High analog reference voltage is applied to the VREF ( $V_{REFH}$ ) pin, and the low analog reference voltage is applied to AGND ( $V_{REFL}$ ) pin. The reference voltage between VREF ( $V_{REFH}$ ) and AGND ( $V_{REFL}$ ) is divided by 1024 using ladder resistance, and compared with the analog input voltage for A/D conversion. # (2) Analog Input Channels Analog input channel is selected by ADMOD < ADCH1,0 >. However, which channel to select depends on the operation mode of the A/D converter. In fixed analog input mode, one channel is selected by < ADCH1,0 > among four pins: AN0 to AN3. In analog input channel scan mode, the number of channels to be scanned from AN0 is specified by $\langle ADCH1,0 \rangle$ , such as $AN0 \rightarrow AN1$ , $AN0 \rightarrow AN1 \rightarrow AN1 \rightarrow AN2$ , $AN0 \rightarrow AN1 \rightarrow AN2 \rightarrow AN3$ . When reset, A/D conversion channel register will be initialized to ADMOD < ADCH1,0 > = 00, so that AN0 pin will be selected. The pins which are not used as analog input channel can be used as ordinary input port P9. # (3) Starting A/D Conversion A/D conversion starts when A/D conversion register ADMOD<ADS> is written "1". When conversion starts, conversion busy flag ADMOD<ADBF> which indicates "conversion is in progress" will be set to "1". Don't set ADMOD<ADS> to "1" during a conversion. When ADMOD<ADS> is written "1" during A/D conversion, the conversion is finished halfway and new A/D conversion is started. In the case of conversion channel scan mode, the conversion channel returns to channel 0 and new conversion is started. #### (4) A/D Conversion Mode Both fixed A/D conversion channel mode and conversion channel scan mode have two conversion modes, i.e., single and repeat conversion modes. In fixed channel repeat mode, conversion of specified one channel is executed repeatedly. In scan repeat mode, scanning from AN0, $\cdots \rightarrow$ AN3 is executed repeatedly. A/D conversion mode is selected by ADMOD < REPET, SCAN >. # (5) A/D Conversion Speed Selection There are four A/D conversion speed modes. The selection is executed by ADMOD<SPEED1:0> register. When reset, ADMOD<ADCS> will be initialized to "0", so that high speed conversion mode will be selected. # (6) A/D Conversion End and Interrupt #### • A/D conversion single mode ADMOD<EOCF> for A/D conversion end will be set to "1", ADMOD1 <ADBF> flag will be reset to "0", and INTAD interrupt will be enabled when A/D conversion of specified channel ends in fixed conversion channel mode or when A/D conversion of the last channel ends in channel scan mode. # • A/D conversion repeat mode For both fixed conversion channel mode and conversion channel scan mode, INTAD should be disabled when in repeat mode. Always set the INTEOAD at "000", that disables the interrupt request. Write "0" to ADMOD<REPET> to end the repeat mode. Then, the repeat mode will be exited as soon as the conversion in progress is completed. # (7) Storing the A/D Conversion Result The results of A/D conversion are stored in ADREG 0 to 3 register for each channel. In repeat mode, the registers are up dated when ever conversion ends. ADREG 0 to 3 are read-only registers. # (8) Reading the A/D Conversion Result The results of A/D conversion are stored in ADREG 0 to 3 registers. Reading data from the register of the upper 8 bits (ADREG0H, ADREG1H, ADREG2H, ADREG3H) for one of the channels clears interrupt request flag INTEOAD<IADC> and ADMOD<EOCF>. Sample: ① When the analog input voltage of the AN3 pin is A/D converted in high speed mode (160 states) and the results is stored in the memory address 0100H by A/D interrupt INTAD routine. #### Main setting ``` INTEOAD ← 1 1 0 0 - - - - Enable INTAD and set interrupt level 4. ADMOD ← X X 0 0 0 1 1 1 Specify AN3 pin as an analog input channel and starts A/D conversion in 160 states speed mode. ``` #### **INTAD** routine ``` WA ← ADREG3 Read ADREG3L and ADREG3H values and write to WA (16 bit) WA >> 6 Right-shifts WA six times and writes 0 in upper bits. (00FF10H)← WA Writes contents of WA in memory at 0FF10H ``` $\ensuremath{\mathfrak{D}}$ When the analog input voltage of AN0 to AN2 pins is A/D converted in high speed / channel scan mode. # 3.13 Watchdog Timer (Runaway Detection Timer) TMP95C061B contains a watchdog timer to detect a runaway CPU condition. The watchdog timer (WDT) is used to return the CPU to the normal state when it detects that the CPU has started to malfunction (runaway) due to causes such as noise. When the watchdog timer detects a malfunction, it generates a non-maskable interrupt to notify the CPU of the malfunction, and outputs 0 externally from watchdog timer out pin $\overline{WDTOUT}$ to notify the peripheral devices of the malfunction. Connecting the watchdog timer output to the reset pin internally forces a reset. # 3.13.1 Configuration Figure 3.13 (1) shows the block diagram of the watchdog timer (WDT). Figuer 3.13 (1) Block Diagram of Watchdog Timer The watchdog timer is a 22-stage binary counter which uses $\phi(2/\text{fc})$ as the input clock. There are four outputs from the binary counter: $2^{16}/\text{fc}$ , $2^{18}/\text{fc}$ , $2^{20}/\text{fc}$ , and $2^{22}/\text{fc}$ . Selecting one of the outputs with the WDMOD<WDTD1, 0> register generates a watchdog interrupt, and outputs watchdog timer out when an overflow occurs. Since the watchdog timer out pin (WDTOUT) outputs "0" due to a watchdog timer overflow, the peripheral devices can be reset. The watchdog timer out pin is set to "1" after first disabling and then clearing the watchdog timer (by writing a clear code 4EH in the WDCR register). # (Example) LDW (WDMOD), B100H; disable LD (WDCR), 4EH; write clear code SET 7, (WDMOD); enable again In other words, the WDTOUT keeps outputting "0" until the clear code is written. The watchdog timer out pin can also be connected to the reset pin internally. In this case, the watchdog timer out pin ( $\overline{WDTOUT}$ ) outputs 0 at 8 to 20 states (640 ns to 1.6 $\mu s$ @ fc = 25 MHz) and resets itself. Figure 3.13 (2) Normal Mode Figure 3.13 (3) Reset Mode #### 3.13.2 Control Registers Watchdog timer WDT is controlled by two control registers WDMOD and WDCR. # (1) Watchdog Timer Mode Register (WDMOD) ① Setting the detecting time of watchdog timer <WDTP> This 2-bit register is used to set the watchdog timer interrupt time for detecting the runaway. This register is initialized to WDMOD<WDTP1, 0>=00 when reset, and therefore $2^{16}/f_{SYS}$ is set. (The number of states is approx. 32,768.) ② Watchdog timer enable/disable control register < WDTE > When reset, WDMOD < WDTE > is initialized to "1" enable the watchdog timer. To disable, it is necessary to clear this bit to "0" and write the disable code (B1H) in the watchdog timer control register WDCR. This makes it difficult for the watchdog timer to be disabled by runaway. However, it is possible to return from the disable state to enable state by merely setting <WDTE> to "1". ③ Watchdog timer out reset connection < RESCR > This register is used to connect the output of the watchdog timer with $\overline{RESET}$ terminal, internally. Since WDMOD<RESCR>is initialized to 0 at reset, a reset by the watchdog timer will not be performed. # (2) Watchdog Timer Control Register (WDCR) This register is used to disable and clear of binary counter the watchdog timer function. • Disable control By writting the disable code (B1H) in this WDCR register after clearing WDMOD < WDTE > to "0", the watchdog timer can be disabled. However, the binary counter continues its operation also after the watchdog timer was disabled. Enable control Set WDMOD < WDTE > to "1". Clear the binary counter before setting the watchdog timer enable. The binary counter continues to count up also after setting the watchdog timer disable, so if the watchdog timer is set enable without clearing the binary counter, the watchdog timer out (WDTOUT) signal is output at a different timing from the detecting time which is selected by WDMOD<WDTP1, 0> register. Watchdog timer clear control The binary counter can be cleared and resume counting by writing clear code (4EH) into the WDCR register. WDCR $\leftarrow$ 0 1 0 0 1 1 1 0 Write the clear code (4EH). The binary counter is cleared when the clear code is written, when reset, and when the device enters standby state in IDLE or STOP mode by execution of the HALT instruction. In the case of using the watchdog timer as an interval timer, clear the binary counter in the watchdog timer interrupt sequence. If the binary counter is not cleared in the interrupt sequence, it is cleared by an overflow after it counted up until 22-stage. Figure 3.13 (4) Watchdog Timer Mode Register Figure 3.13 (5) Watchdog Timer Control Register #### 3.13.3 Operation The watchdog timer generates interrupt INTWD after the detecting time set in the WDMOD<br/> WDTP1, 0>register and outputs a low level signal. The watchdog timer must be zero-cleared by software before an INTWD interrupt is generated. If the CPU malfunctions (runaway) due to causes such as noise, but does not execute the instruction used to clear the binary counter, the binary counter overflows and an INTWD interrupt is generated. The CPU detects malfunction (runaway) due to the INTWD Interrupt and it is possible to return to normal operation by an anti-mulfunction program. By connecting the watchdog timer out pin to peripheral devices' resets, a CPU malfunction can also be acknowledged to other devices. # The watchdog timer restarts operation immediately after resetting is released. The watchdog timer stops its operation in the IDLE and STOP modes. In the RUN mode, the watchdog timer is enabled. When the bus is released ( $\overline{BUSAK}$ ='L'), WDT continues counting up. However, the function can be disabled when entering the RUN mode. Example: ① Clear the binary counter ``` WDCR ← 0 1 0 0 1 1 1 0 Write clear code (4EH). ``` 2 Set the watchdog timer detecting time to $2^{18}$ /fc ``` WDMOD \leftarrow 1 0 1 - - - X X ``` 3 Disable the watchdog timer. ``` WDMOD \leftarrow 0 - - - - - X X Clear WDTE to "0". WDCR \leftarrow 1 0 1 1 0 0 0 1 Write disable code (B1H). ``` 4 Set IDLE mode. ⑤ Set the STOP mode (warming up time: 2<sup>16</sup>/fc) ``` WDMOD ← - - - 1 0 1 X X Set the STOP mode. Executes HALT command. Execute HALT instruction. Set the standby mode. ``` ``` (note) X : don't care -: no change ``` #### 3.14 Bus Release Function The TMP95C061B supports a bus request pin (BUSRQ: also used as P53) and a bus acknowledge pin (BUSAK: also used as P54). Set these pins using P5CR and P5FC. # 3.14 (1) Operation description When 0 is input to the $\overline{BUSRQ}$ pin, the TMP95C061B acknowledges a bus request. When the current bus cycle ends, the TMP95C061B sets the address bus (A23 to A0) and bus control signals ( $\overline{RD}$ , $\overline{WR}$ , $\overline{HWR}$ , $R/\overline{W}$ , $\overline{CSO}$ to $\overline{3}$ ) to high, then sets these signals and the data bus (D15 to D0) output buffer to off, and sets the $\overline{BUSAK}$ pin to low to indicate the bus is released. For bus release timing and DRAM dedicated pin state when the DRAM controller is in use, see 3.7 (5) Bus release mode. During bus release, the TMP95C061B cannot access internal I/Os and internal I/Os keep functioning. Therefore, the watchdog timer continues counting. To use the bus release function, set runaway detect time with bus release time in consideration. #### 3.14 (2) Pin states as bus release Table 3.14 shows pin states at bis release. PIN status as bus release Pin name Function mode Port mode D0 to D7 Becomes high impedance. P10 to P17 No status change. Becomes high impedance. (D8 to 15) P20 to P27 First sets all bits to high, then sets them No status change. (A16 to A23) to high impedance. A0 to A15 First sets all bits to high, then sets them $\overline{RD}$ to high impedance. $\overline{\text{WR}}$ P52 (HWR) First sets all bits to high, then sets No status change. P55 (R/W) output buffer to off. Internal pull-up is added regardless of output latch value. P60 (CSO) First sets all bits to high, then sets them No status change. P61 (CS1) to high impedance. P62 (CS2) P63 (CS3) Table 3.14 Pin states as bus release For P63 (CAS), P64 (RAS), P65 (REFOUT), see the description of "3.7 (5) Bus release mode". # 4. ELECTRICAL CHARACTERISTICS # 4.1 Absolute Maximum | Symbol | Parameter | Rating | Unit | |----------|--------------------------------|--------------------|------| | V cc | Power Supply Voltage | – 0.5 to 6.5 | V | | VIN | Input Voltage | - 0.5 to Vcc + 0.5 | V | | ΣΙΟΙ | Output Current (total) | 120 | mA | | ΣΙΟΗ | Output Current (total) | <b>–</b> 120 | mA | | PD | Power Dissipation (Ta = 70 °C) | 600 | mW | | T SOLDER | Soldering Temperature (10 s) | 260 | °C | | T STG | Storage Temperature | – 65 to 150 | °C | | T OPR | Operation Temperature | – 20 to 70 | °C | # 4.2 DC characteristics $Vcc = 5 V \pm 10 \%$ , TA = -20 to 70 °C (8 to 25 MHz) (Typical values are for Ta = 25 °C and Vcc = 5 V unless otherwise noted) | Symbol | Parameter | Min | Max | Unit | Test Condition | |-------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------|---------------------------------------------------------------|--------------------------|-----------------------------------------------------------| | VIL<br>VIL1<br>VIL2<br>VIL3<br>VIL4 | Input Low Voltage (D0 to 15)<br>P5, P7, P8, P9, PA, PB<br>RESET,NMI,INTO (PB7)<br>EA, AM8 / 16<br>X1 | -0.3<br>-0.3<br>-0.3<br>-0.3<br>-0.3 | 0.8<br>0.3Vcc<br>0.25Vcc<br>0.3<br>0.2Vcc | V<br>V<br>V<br>V | | | VIH<br>VIH1<br>VIH2<br>VIH3<br>VIH4 | Input High Voltage (D0 to 15)<br>P5, P7, P8, P9, PA, PB<br>RESET, NMI, INTO (PB7)<br>EA, AM8 / 16<br>X1 | 2.2<br>0.7Vcc<br>0.75Vcc<br>Vcc – 0.3<br>0.8Vcc | Vcc + 0.3<br>Vcc + 0.3<br>Vcc + 0.3<br>Vcc + 0.3<br>Vcc + 0.3 | V<br>V<br>V | | | V OL | Output Low Voltage | | 0.45 | ٧ | I OL = 1.6 mA | | V OH<br>V OH1<br>V OH2 | Output High Voltage | 2.4<br>0.75Vcc<br>0.9Vcc | | V<br>V<br>V | I OH = - 400 μA<br>I OH = - 100 μA<br>I OH = - 20 μA | | I DAR | Darlington Drive Current<br>(8 Output Pins max.) | _1.0 | - 3.5 | mΑ | V EXT = 1.5 V<br>R EXT = 1.1 kΩ | | I LI<br>I LO | Input Leakage Current<br>Output Leakage Current | 0.02 (Typ)<br>0.05 (Typ) | ±5<br>±10 | μ <b>Α</b><br>μ <b>Α</b> | 0.0≦ Vin≦ Vcc<br>0.2≦ Vin≦ Vcc – 0.2 | | l cc | Operating Current (RUN) IDLE STOP (Ta = -20 to 70 °C) STOP (Ta = 0 to 50 °C) | 37 (Typ)<br>3.5 (Typ)<br>0.5 (Typ) | 50<br>10<br>50<br>10 | mA<br>mA<br>μA<br>μA | fc = 25 MHz<br>0.2≦ Vin≦ Vcc – 0.2<br>0.2≦ Vin≦ Vcc – 0.2 | | V STOP | Power Down Voltage<br>(at STOP) | 2.0 | 6.0 | V | V IL2 = 0.2Vcc,<br>V IH2 = 0.8Vcc | | R RST | RESET Pull Up Resistance | 50 | 150 | <b>k</b> Ω | | | CIO | Pin Capacitance | | 10 | рF | fc = 1 MHz | | VTH | Schmitt Width<br>RESET, NMI, INTO (PB7) | 0.4 | 1.0 (Typ) | ٧ | | | RK | Pull Up Resistance | 50 | 150 | $\mathbf{k}\Omega$ | | Note: $I_{DAR}$ is guaranteed for total of up to 8 ports. # 4.3 AC Electrical Characteristics $Vcc = 5 V \pm 10 \%$ , TA = -20 to 70 °C(8 MHz to 25 MHz) | | | | | (0 10 = 5 | | | | | | |------|-------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|--------|-----|--------|-----|--------| | Na | Symbol | ol Parameter - | Variable | | 20 MHz | | 25 MHz | | Unit | | INO. | Symbol | | Min | Max | Min | Max | Min | Max | 1 Unit | | 1 | tosc | Osc. Period ( = x) | 40 | 125 | 50 | | 40 | | ns | | 2 | | CLK width | 2x – 40 | | 60 | | 40 | | ns | | 3 | | A0 to 23 Valid → CLK Hold | 0.5x - 20 | | 5 | | 0 | | ns | | 4 | | CLK Valid → A0 to 23 Hold | 1.5x - 60 | | 5 | | 0 | | ns | | 5 | | A0 to 23 Valid $\rightarrow \overline{RD} / \overline{WR}$ fall | 1.0x – 20 | | 30 | | 20 | | ns | | 6 | tcA | $\overline{RD}/\overline{WR}$ rise $\rightarrow$ A0 to 23 Hold | 0.5x - 20 | | 5 | | 0 | | ns | | 7 | | A0 to 23 Valid $\rightarrow$ D0 to 15 input | | 3.5x – 35 | | 140 | | 105 | ns | | 8 | t <sub>RD</sub> | RDfall → D0 to 15 input | | 2.5x – 40 | | 85 | | 60 | ns | | 9 | t <sub>RR</sub> | RD Low width | 2.5x - 40 | | 85 | | 60 | | ns | | 10 | t <sub>HR</sub> | RDrise → D0 to 15 Hold | 0 | | 0 | | 0 | | ns | | 11 | tww | WR Low width | 2.5x - 40 | | 85 | | 60 | | ns | | 12 | t <sub>DW</sub> | D0 to 15 Valid $\rightarrow \overline{WR}$ rise | 2.0x - 40 | | 60 | | 40 | | ns | | 13 | t <sub>WD</sub> | WR rise → D0 to 15 Hold | 0.5x - 10 | | 15 | | 10 | | ns | | 14 | t <sub>AW</sub> | A0 to 23 Valid $\rightarrow \overline{\text{WAIT}}$ input $\binom{1\text{WAIT}}{+ \text{n mode}}$ | | 3.5x - 90 | | 85 | | 50 | ns | | 15 | t <sub>CW</sub> | $\overline{RD}/\overline{WR}$ fall $\rightarrow \overline{WAIT}$ Hold $\begin{pmatrix} 1WAIT \\ + n \text{ mode} \end{pmatrix}$ | 2.5x + 0 | | 125 | | 100 | | ns | | 16 | t <sub>APH</sub> | A0 to 23 Valid → PORT input | | 2.5x - 90 | | 35 | | 10 | ns | | 17 | t <sub>APH2</sub> | A0 to 23 Valid → PORT Hold | 2.5x + 50 | | 175 | | 150 | | ns | | 18 | t <sub>CP</sub> | WR rise → PORT Valid | | 200 | | 200 | | 200 | ns | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1 | | | | | | | | ] | **AC Measuring Conditions** Output Level: High 2.2 V Output Level: High 2.2 V / Low 0.8 V , CL = 50 pF (However, D0 to D15, A0 to A23, ALE, $\overline{RD}$ , $\overline{WR}$ , $\overline{HWR}$ , CLK, $\overline{CSO}$ to $\overline{CS3}$ , CL = 100 pF) Input Level: High 2.4 V /Low 0.45 V (D0 to D15) High 0.8Vcc / Low 0.2Vcc (exsept for D0 to D15) # (1) Read Cycle # (2) Write Cycle # 4.4 DRAM Controller AC Electrical Characteristics $Vcc = 5 V \pm 10 \%$ , TA = -20 to 70 ° C (8 MHz to 25 MHz) | No. Symbol | | Parameter | Variable | | 20 MHz | | 25 MHz | | Unit | |------------|--------------------|-------------------------------|----------|-----------|--------|-----|--------|-----|------| | INO. | Зуппоот | raiailletei | MIN | MAX | MIN | MAX | MIN | MAX | Unit | | 1 | t <sub>RC</sub> | RAS cycle time | 4X | | 200 | | 160 | | ns | | 2 | t <sub>RAC</sub> | RAS access time | | 3X-40 | | 110 | | 80 | ns | | ω | tcac | CAS access time | | 1.5X-35 | | 40 | | 25 | ns | | 4 | $t_{AA}$ | column address access time | | 2.5X-55 | | 70 | | 45 | ns | | 5 | $t_{OFF}$ | Input data hold time | 0 | | 0 | | 0 | | ns | | 6 | $t_{RP}$ | RAS precharge time | 1.5X-10 | | 65 | | 50 | | ns | | 7 | t <sub>RAS</sub> | RAS low pulse width | 2.5X-30 | | 95 | | 70 | | ns | | 8 | t <sub>RSH</sub> | RAS hold time | 1X-15 | | 35 | | 25 | | ns | | 9 | tcsH | CAS hold time | 3X-35 | | 115 | | 85 | | ns | | 10 | t <sub>CAS</sub> | CAS low pulse width | 1.5X-15 | | 65 | | 45 | | ns | | 11 | t <sub>RCD</sub> | RAS – CAS delay time | 1.5X-40 | 1.5X | 35 | 75 | 20 | 60 | ns | | 12 | $t_RAD$ | RAS column address delay time | 0.5X-5 | 0.5X + 20 | 20 | 45 | 15 | 40 | ns | | 13 | t <sub>CRP</sub> | CAS – RAS precharge time | 1X-35 | | 15 | | 5 | | ns | | 14 | t <sub>CPD</sub> | CAS precharge time | 2.5X-35 | | 90 | | 65 | | ns | | 15 | tasr | Low address setup time | 0.5X-15 | | 10 | | 5 | | ns | | 16 | $t_{RAH}$ | Low address hold time | 0.5X-5 | | 20 | | 15 | | ns | | 17 | tasc | Column address setup time | 1X-25 | | 25 | | 15 | | ns | | 18 | t <sub>CAH</sub> | Column address hold time | 2X-35 | | 65 | | 45 | | ns | | 19 | $t_{RAL}$ | Column address RAS read time | 2X-30 | | 70 | | 50 | | ns | | 20 | $t_{CWL}$ | Write command CAS read time | 2.5X-35 | | 90 | | 65 | | ns | | 21 | t <sub>DS</sub> | Data output setup time | 0.5X-15 | | 10 | | 5 | | ns | | 22 | $t_DH$ | Data output hold time | 2X-35 | | 65 | | 45 | | ns | | 23 | twcs | Write command setup time | 1X-30 | | 20 | | 10 | | ns | | 24 | t <sub>CHR*1</sub> | CAS hold time | 2X-50 | | 50 | | 30 | | ns | | 25 | t <sub>RPC</sub> * | RAS precharge CAS active time | 1.5X-30 | | 45 | | 30 | | ns | | 26 | t <sub>CSR</sub> * | CAS setup time | 0.5X-10 | | 15 | | 10 | | ns | | 27 | t <sub>RPS*2</sub> | RAS precharge time | 4X-20 | | 180 | | 140 | | ns | | 28 | t <sub>CHS*2</sub> | CAS hold time | 0 | | 0 | | 0 | | ns | | 29 | t <sub>CFL</sub> * | refresh setup time | 1X-5 | | 45 | | 35 | | ns | | 30 | | refresh hold time | 1X-10 | | 40 | | 30 | | ns | <sup>\*1</sup> CAS before RAS interval refresh mode #### **AC Measuring Conditions** Output Level: High 2.2 V / Low 0.8 V , CL = 50 pF (However CL = 100pF for D0 to D15, A0 to A23, RD, WR, HWR, R/W, RAS) • Input Level: High 2.4 V / Low 0.45 V (D0 to D15) High 0.8Vcc / Low 0.2Vcc (Except for D0 to D15) <sup>\*2</sup> CAS before RAS self-refresh mode <sup>\*</sup> Both refresh modes # (1) Read/Write Access Cycle ## (2) CAS before RAS interval refresh cycle ## (3) CAS bifore RAS self-refresh cycle #### 4.5 A/D Conversion Characteristics $Vcc = 5V \pm 10 \%$ , $TA = -20 \text{ to } 70 ^{\circ}\text{C} (8 \text{ to } 25 \text{ MHz})$ | | | | 7 ( | = 10 /0, 1/1 | 20 10 10 0 0 | 23 1411 12/ | |---------------------------------------|----------------------------------------------------------------------------------------------------|------------------------|-----------|--------------|--------------|-------------| | Symbol | Par | ameter | Min | Тур | Max | Unit | | V <sub>REF</sub> (V <sub>REFH</sub> ) | Analog reference vo | ltage | Vcc – 1.5 | | Vcc | | | A <sub>GND</sub> (V <sub>REFL</sub> ) | Analog reference vo | ltage | Vss | | Vss | ٧ | | V <sub>AIN</sub> | Analog input voltag | e range | Vss | | Vcc | | | I <sub>REF</sub> | Anlog current for an | alog reference voltage | | 0.5 | 1.5 | mA | | | 4≦ fc≦ 16 MHz | slow mode | | ± 1.5 | ± 4.0 | | | Error (Quantize error of ± 0.5 | 4 ≥ 1C ≥ 10 IVITZ | fast mode | | ± 3.0 | ± 6.0 | LSB | | LSB not | 16 <fc≦ 25="" mhz<="" td=""><td>slow mode</td><td></td><td>± 1.5</td><td>± 4.0</td><td></td></fc≦> | slow mode | | ± 1.5 | ± 4.0 | | | included) | 10 < 1€ ≥ 25 IVITZ | fast mode | | ± 4.0 | ± 8.0 | | ## 4.6 Serial Channel Timing #### (1) SCLK Input Mode (I/O Interface Mode) $Vcc = 5 V \pm 10 \%$ , TA = -20 to 70 °C (8 to 25 MHz) | Cumbal | Parameter | Varia | ble | 20 [ | VIHz | 25 [ | ИHz | Unit | |------------------|-----------------------------------------------------|-------------------------------|-----------------------------|------|------|------|-----|---------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Unit | | t <sub>SCY</sub> | SCLK cycle | 16X | | 0.8 | | 0.64 | | $\mu$ s | | toss | Output Data $\rightarrow$ Rising edge of SCLK | t <sub>SCY</sub> /2 – 5X – 50 | | 100 | | 70 | | ns | | t <sub>OHS</sub> | SCLK rising edge→ Output Data hold | 5X – 100 | | 150 | | 100 | | ns | | t <sub>HSR</sub> | SCLK rising edge→Input Data hold | 0 | | 0 | | 0 | | ns | | t <sub>SRD</sub> | SCLK rising edge $\rightarrow$ effective data input | | t <sub>SCY</sub> – 5X – 100 | | 450 | | 340 | ns | #### (2) SCLK Output Mode (I/O Interface Mode) $Vcc = 5 V \pm 10 \%$ , TA = -20 to 70 °C (8 to 25 MHz) | C. mala al | Parameter | Varia | 201 | VIHz | 25 [ | VIHz | Unit | | | |------------------|----------------------------------------|-----------------------------|-----------------------------|------|-------|-----------|-------|---------|--| | Symbol | Parameter | Min | Max | Min | Max | x Min Max | | Unit | | | t <sub>SCY</sub> | SCLK cycle (programmable) | 16X | 8192X | 8.0 | 409.6 | 0.64 | 327.6 | $\mu$ S | | | toss | Output Data → SCLK rising edge | t <sub>SCY</sub> – 2X – 150 | | 550 | | 410 | | ns | | | t <sub>OHS</sub> | SCLK rising edge→ Output Data hold | 2X – 80 | | 20 | | 0 | | ns | | | t <sub>HSR</sub> | SCLK rising edge→Input Data hold | 0 | | 0 | | 0 | | ns | | | t <sub>SRD</sub> | SCLK rising edge→ effective data input | | t <sub>SCY</sub> – 2X – 150 | | 550 | | 410 | ns | | #### (3) SCLK0 Input Mode (UART Mode) $Vcc = 5 V \pm 10 \%$ , TA = -20 to 70 °C (8 to 25 MHz) | Symbol | Parameter | Varia | 20 [ | VIHz | 25 MHz | | Unit | | |-------------------|-----------------------------|---------|------|------|--------|-----|------|------| | Symbo | Parameter | Min | Max | Min | Max | Min | Max | Onit | | t <sub>SCY</sub> | SCLK cycle | 4X + 20 | | 220 | | 180 | | ns | | t <sub>SCYL</sub> | SCLK Low level Pulse width | 2X + 5 | | 105 | | 85 | | ns | | t <sub>SCYH</sub> | SCLK High level Pulse width | 2X + 5 | • | 105 | | 85 | | ns | #### 4.7 Timer / Counter Input Clock (TI0, TI4, TI5, TI6, TI7) $Vcc = 5 V \pm 10 \%$ , TA = -20 to 70 °C (8 to 25 MHz) | Cumbal | Parameter | Varia | ble | 20 [ | VIHz | 25 [ | VIHz | Unit | |-------------------|------------------------------|----------|-----|------|------|------|------|-------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | o iii | | t <sub>VCK</sub> | Clock Cycle | 8X + 100 | | 500 | | 420 | | ns | | t <sub>VCKL</sub> | Low level clock Pulse width | 4X + 40 | | 240 | | 200 | | ns | | $t_{VCKH}$ | High level clock Pulse width | 4X + 40 | | 240 | | 200 | | ns | ### 4.8 Interrupt Operation $Vcc = 5 V \pm 10 \%$ , TA = -20 to 70 °C (8 to 25 MHz) | Symbol | Donomoston | Varia | 20 MHz | | 25 MHz | | Unit | | |--------------------|-------------------------------------|----------|--------|-----|--------|-----|------|------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Unit | | t <sub>INTAL</sub> | NMI, INTO Low level Pulse width | 4X | | 200 | | 160 | | ns | | t <sub>INTAH</sub> | NMI, INTO High level Pulse width | 4X | | 200 | | 160 | | ns | | t <sub>INTBL</sub> | INT4 to INT7 Low level Pulse width | 8X + 100 | | 500 | | 420 | | ns | | t <sub>INTBH</sub> | INT4 to INT7 High level Pulse width | 8X + 100 | | 500 | _ | 420 | | ns | # 4.9 Timing Chart for I/O Interface Mode # 4.10 Timing Chart for Bus Request (BUSRQ) / Bus Acknowledge (BUSAK) | Comple ed | Down ston | \ | /ariable | 20 N | ЛHz | 25 N | Unit | | |-------------------|-----------------------------|-----|------------|------|-----|------|------|------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Unit | | t <sub>BRC</sub> | BUSQR set-up time for CLK | 120 | | 120 | | 120 | | ns | | t <sub>CBAL</sub> | CLK→BUSAK falling edge | | 2.0x + 120 | | 220 | | 200 | ns | | t <sub>CBAH</sub> | CLK→BUSAK rising edge | | 0.5x + 40 | | 65 | | 60 | ns | | t <sub>ABA</sub> | Floating time to BUSAK fall | 0 | 80 | 0 | 80 | 0 | 80 | ns | | t <sub>BAA</sub> | Floating time to BUSAK rise | 0 | 80 | 0 | 80 | 0 | 80 | ns | Note: The bus will be released after the WAIT request is inactive, when the $\overline{BUSRQ}$ is set to "0" during "wait" cycle. ## 4.11 Typical Characteristics $V_{CC}$ =5V, Ta=25 °C, unless otherwise noted. ## 5. TABLE OF SPECIAL FUNCTION REGISTERS (SFRs) (SFR; Special Function Register) The special function registers (SFRs) include the I/O ports and peripheral control registers allocated to the 128-byte addresses from 000000H to 00007FH. - (1) I/O port - (2) I/O port control - (3) Timer control - (4) Pattern Generator control - (5) Watch Dog Timer control - (6) Serial Channel control - (7) A/D converter control - (8) Interrupt control - (9) Chip Select / Wait control - (10) DRAM Control #### Configuration of the table | Symbol | Name | Address | 7 | 6 | | $\mathbb{Z}$ | 1 | 0 | | |--------|------|---------|---|---|-----|--------------|---|---|----------------------------| | | | | | | | | | | →bit Symbol | | | | | | : | ١ ' | $\sqrt{}$ | | | → Read / Write | | | | | | | | $\Pi$ | | | →Initial value after reset | | | | | | | | ]/ | | | → Remarks | 020289 Table 5 I/O register address map | ADDRESS | NAME | ADDRESS | NAME | ADDRESS | NAME | ADDRESS | NAME | |---------|------|---------|--------|--------------|--------|---------|----------| | 000000H | | 20H | TRUN | 40H | TREG6L | 60H | ADREG0L | | 1H | P1 | 21H | | 41H | TREG6H | 61H | ADREG0H | | 2H | | 22H | TREG0 | 42H | TREG7L | 62H | ADREG1L | | 3H | | 23H | TREG1 | 43H | TREG7H | 63H | ADREG1H | | 4H | P1CR | 24H | T01MOD | 44H | CAP3L | 64H | ADREG2L | | 5H | | 25H | TFFCR | 45H | CAP3H | 65H | ADREG2H | | 6H | P2 | 26H | TREG2 | 46H | CAP4L | 66H | ADREG3L | | 7H | | 27H | TREG3 | 47H | CAP4H | 67H | ADREG3H | | 8H | | 28H | T23MOD | 48H | T5MOD | 68H | B0CS | | 9H | P2FC | 29H | TRDC | 49H | T5FFCR | 69H | B1CS | | AH | | 2AH | | 4AH | | 6AH | B2CS | | вн | | 2BH | | 4BH | | 6BH | B3CS | | СН | | 2CH | PACR | 4CH | PG0REG | 6CH | BEXCS | | DH | P5 | 2DH | PAFC | 4DH | PG1REG | 6DH | ADMOD | | EH | | 2EH | PBCR | 4EH | PG01CR | 6EH | WDMOD | | FH | | 2FH | PBFC | 4FH | | 6FH | WDCR | | 10H | P5CR | 30H | TREG4L | 50H | SC0BUF | 70H | INTE0AD | | 11H | P5FC | 31H | TREG4H | 51H | SC0CR | 71H | INTE45 | | 12H | P6 | 32H | TREG5L | 52H | SC0MOD | 72H | INTE67 | | 13H | P7 | 33H | TREG5H | 53H | BR0CR | 73H | INTET10 | | 14H | | 34H | CAP1L | 54H | SC1BUF | 74H | INTET32 | | 15H | P6FC | 35H | CAP1H | 55H | SC1CR | 75H | INTET54 | | 16H | P7CR | 36H | CAP2L | 56H | SC1MOD | 76H | INTET76 | | 17H | P7FC | 37H | CAP2H | 57H | BR1CR | 77H | INTES0 | | 18H | P8 | 38H | T4MOD | 5 <b>8</b> H | ODE | 78H | INTES1 | | 19H | P9 | 39H | T4FFCR | 59H | | 79H | INTETC01 | | 1AH | P8CR | 3AH | T45CR | 5AH | DREFCR | 7AH | INTETC23 | | 1BH | P8FC | звн | | 5BH | DMEMCR | 7BH | IIMC | | 1CH | | 3СН | MSAR0 | 5CH | MSAR2 | 7CH | DMA0V | | 1DH | | 3DH | MAMR0 | 5DH | MAMR2 | 7DH | DMA1V | | 1EH | PA | 3EH | MSAR1 | 5EH | MSAR3 | 7EH | DMA2V | | 1FH | PB | 3FH | MAMR1 | 5FH | MAMR3 | 7FH | DMA3V | #### (1) I/O Port | Symbol | Name | Address | 7 | . 6 | 5 | 4 | <u>:</u> 3 | 2 | 1 | 0 | | | |--------|-------|---------|-----|----------|----------|--------------------------|------------|-------------|---------------|-----|--|--| | | | | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | | | | P1 | PORT1 | 01H | | | | R/ | W | | | | | | | | | | | | | Input | mode | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | | | | P2 | PORT2 | 06H | | | | R/ | W | | | | | | | • | | | | | | Output | t mode | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | P55 | P54 | P53 | P52 | | RDE | | | | P5 | PORT5 | 0DH | | | | | * | R/W | | | | | | | | | | <u> </u> | | Input mode (Pulled-up) – | | | | | | | | | | | | | 1 | 1 | 1 | 1 | | 1 | | | | 1 | | | | | P65 | P64 | P63 | P62 | P61 | P60 | | | | P6 | PORT6 | 12H | | i | | | R/ | W | | | | | | | | | | : | | | Output | mode | | | | | | | | | | <u>;</u> | 1 | 1 | 1 | 0 | 1 | 1 | | | | | | | P77 | P76 | P75 | P74 | P73 | P72 | P71 | P70 | | | | P7 | PORT7 | 13H | | | | * F | | | | | | | | | | | | • | • | Input mode | : | • | | : | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | P85 | P84 | P83 | P82 | P81 | P80 | | | | P8 | PORT8 | 18H | | | | | | R/W | | | | | | | | | | | 1 | • | Input mode | (Pulled-up) | 1 | • | | | | | | | | | 1 | 1 | 1 | 1 | 1 1 | 1 | | | | | | | | | | | P93 | P92 | P91 | P90 | | | | P9 | PORT9 | 19H | | | | <u> </u> | | | R | | | | | | | | / | | | | | | mode | | | | | | | | | | | | PA3 | PA2 | PA1 | PA0 | | | | PA | PORTA | 1EH | | <u> </u> | : | | * R/W | | | | | | | | | | | ! | | : | | • | e (Pulled-up) | • | | | | | | | | | <u> </u> | <u> </u> | 1 | 1 | 1 | 1 | | | | | | | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | | | | PB | PORTB | 1FH | | | | * F | | | | | | | | | | | | • | • | Input mode | , | , | • | • | | | | | | | 1 | 1 | 1 | 1 1 | 1 | 1 | <u>; 1</u> | 1 | | | Note: Clearing "RDE" to "0" outputs the $\overline{RD}$ strobe form $\overline{RD}$ pin (for PSRAM), even when the internal address is accessed. If "RDE" remains "1", the $\overline{RD}$ strobe is output only when the external address is accessed. Read/Write R/W; Either read or write possible R ; Only read is possible W ; Only write is possible Prohibit RMW; Prohibit Read Modify Write (Prohibit RES / SET / TSET / CHG / STCF / EX / ADD $/\,ADC\,/\,SUB\,/\,SBC\,/\,INC\,/\,DEC\,/\,RLC\,/\,RRC\,/\,RL\,/\,RR\,/\,SLA\,/\,SRA\,/\,SLL\,/\,SRL\,/\,SRL\,/\,RR\,/\,SLA\,/\,SRA\,/\,SLL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/\,SRL\,/$ $RLD \, / \, RRD \, / \, AND \, / \, OR \, / \, XOR \, Instruction)$ \* R/W ; RMW instructions are prohibited for controlling ON/OFF of the pull-up resistor. # (2) I/O Port Control (1/2) | Symbol | Name | Address | 7 | . 6 | 5 | 4 | 3 | 2 | 1 | . 0 | |--------|----------|-----------|------|----------|------------|-----------|------------|---------------|------------|----------| | | | | P17C | P16C | P15C | P14C | P13C | P12C | P11C | P10C | | P1CR | PORT1 | 04H | | | | \ | N | | | | | | Control | (Prohibit | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | RMW) | | | | 0 : IN | 1 : OUT | | | | | | | | P27F | P26F | P25F | P24F | P23F | P22F | P21F | P20F | | P2FC | PORT2 | 09H | | | | \ | N | | | | | | Function | (Prohibit | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | RMW) | | | | 0 : PORT | 1:A23~A16 | <b>;</b> | | | | | | | | | P55C | P54C | P53C | P52C | | | | P5CR | PORT5 | 10H | | | | 1 | N | | | | | | Control | (Prohibit | | : | 0 | 0 | . 0 | . 0 | : | | | | | RMW) | | : | : | 0 : IN | 1 : OUT | | : | | | | | | | | P55F | P54F | P53F | P52F | | | | P5FC | PORT5 | 11H | | | : | 1 | N | | | | | | Function | | | : | 0 | 0 | 0 | . 0 | | | | | | (Prohibit | | | 0 : PORT | 0 : PORT | 0 : PORT | 0 : PORT | | | | | | RMW) | | | 1 : R/W | 1 : BUSAK | 1 : BUSRQ | 1 : HWR | | | | | | | | | P65F | P64F | P63F | P62F | P61F | P60F | | P6FC | PORT6 | 15H | | : | : | | 1 | N | | | | | Function | (Prohibit | | | 0 | 0 | 0 | 0 | 0 | 0 | | | | RMW) | | | • | 0 : PC | ORT 1: CS. | /CAS, RAS, RE | FOUT | | | | | | P77C | P76C | P75C | P74C | . P73C | P72C | P71C | P70C | | P7CR | PORT7 | 16H | | | | ١ | N | | | | | | Control | (Prohibit | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | RMW) | | | | 0 : IN | 1 : OUT | | | | | | | | P77F | P76F | P75F | P74F | P73F | P72F | P71F | P70F | | P7FC | PORT7 | 17H | | | | V | V | | | | | | Function | (Prohibit | 0 | . 0 | 0 | 0 | 0 | . 0 | 0 | . 0 | | | | RMW) | 0 | : PORT | 1 : PG1-OU | JT | . 0 | : PORT | 1 : PG0-OU | IT | | | | | | | P85C | P84C | P83C | P82C | P81C | P80C | | P8CR | PORT8 | 1AH | | | | | V | V | | | | | Control | (Prohibit | | | 0 | 0 | 0 | 0 | 0 | 0 | | | | RMW) | | | | | 0 : IN | 1 : OUT | | | | | | | | | P85F | | P83F | P82F | | P80F | | P8FC | PORT8 | 1BH | | : | W | | : w | : w | : | W | | | Function | [ | | | 0 | | 0 | 0 | | 0 | | | | (Prohibit | | | 0 : PORT | | 0 : PORT | 0 : PORT | | 0 : PORT | | | | RMW) | | <u>:</u> | 1 : SCLK1 | : | 1 : TxD1 | 1 : SCLK0 | | 1 : TxD0 | # I/O Port Control (2/2) | Symbol | Name | Address | 7 | . 6 | 5 | 4 | : 3 | 2 | 1 | 0 | |--------|----------|-----------|------|----------|------|--------|----------|----------|---------|------| | | | | | | | | PA3C | PA2C | PA1C | PA0C | | PACR | PORTA | 2CH | | : | | : | : | , | W | | | | Control | (Prohibit | | | : | | 0 | 0 | 0 | 0 | | | | RMW) | | | : | : | | 0 : IN | 1 : OUT | | | | | | / | | | | : PA3F | PA2F | | | | PAFC | PORTA | 2DH | | | : | : | | W | | | | | Function | | | | : | : | . 0 | 0 | : | | | | | (Prohibit | | | : | : | 0 : PORT | 0 : PORT | : | | | | | RMW) | | | : | | 1 : TO3 | 1 : TO1 | | | | | | | PB7C | PB6C | PB5C | PB4C | PB3C | PB2C | PB1C | PB0C | | PBCR | PORTB | 2EH | | | | , | N | | | | | | Control | (Prohibit | 0 | . 0 | 0 | 0 | . 0 | 0 | 0 | 0 | | | | RMW) | | | | 0 : IN | 1 : OUT | | | | | | | | | PB6F | | | PB3F | PB2F | | | | PBFC | PORTB | 2FH | | i w | : | : | W | W | : | | | | Function | | | 0 | | | 0 | 0 | | | | | | (Prohibit | | 0 : PORT | : | : | 0 : PORT | 0 : PORT | | | | | | RMW) | | 1 : TO6 | : | : | 1 : TO5 | 1 : TO4 | : | | # (3) Timer Control (1/3) | Symbol | Name | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------------------|-------------------|---------|-----------------------|---------------------|-------------------|-----------------|-----------------------|----------------------------------------------------|-------------| | | | | PRRUN | | T5RUN | T4RUN | T3RUN | T2RUN | T1RUN | TORUN | | | | | R/W | | <u> </u> | | R/ | W | | | | TRUN | Timer | 20H | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | | IKON | Control | 2011 | | | Prescal | er & Timer Ru | | NTROL | | | | | | | | | | 0 : Stop & C | | | | | | | | | | | | 1 : Run (Cou | int up) | | | | | TRECO | 8 bit Timer | 22H | | | | | • | | | | | TREG0 | Register 0 | (Prohibit | | | | <u>W</u> | | | | | | | | RMW)<br>23H | | | | Undif | inea | | | | | TREG1 | 8 bit Timer | (Prohibit | | | | | | | | | | INLUI | Register 1 | RMW) | | | | Undif | | | | | | | | IXIVIVV) | T01M1 | T01M0 | PWM01 | PWM00 | | T1CLK0 | T0CLK1 | T0CLK0 | | | 8 bit Timer | | 1011011 | . 1011110 | | R/\ | | · ITCLICO | · TOGERT | TOCEITO | | | 0,1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | T01 | Source | 24H | 00: 8 | bit Timer | 00: - | | 00 : TC | OTRG | 00 : TIC | NPUT | | MOD | CLK & | | | bit Timer | 01:26 | -1 <sub>PWM</sub> | 01 : φT | 1 | 01 : φT | 1 | | | MODE | (Prohibit | | bit PPG | 10 : 2 <sup>7</sup> | - 1 Cyclo : | 10 : <i>ϕ</i> T | | 10 : <i>ϕ</i> T | | | | | RMW) | 11: 8 | bit PWM | 11 : <b>2</b> 8 | - 1 Sys. 3 | 11 : ¢T | 256 | 11 : <i>ϕ</i> T | 16 | | | | | TFF3C1 | TFF3C0 | TFF3IE | TFF3IS | TFF1C1 | TFF1C0 | TFF1IE | TFF1IS | | | | | ١ | N | . R/ | W | V | V | R. | W | | | 8 bit Timer | | | _ | 0 | 0 | | - | 0 | 0 | | TFFCR | Flip-Flop | 25H | | vert TFF3 | 1: TFF3 | 1: Inversion | | vert TFF1 | 1 : TFF1 | 1:Inversion | | | Control | | 01 : Se | | Invert | of Timer | 01 : Se | | Invert | of Timer | | | | (Prohibit | | ear TFF3<br>on't care | Enable | 3 | | ear TFF1<br>on't care | Enable | 1 | | | 01.1 | RMW) | 11. 0 | on ccare | <u>:</u> | i . | 11. 0 | on care | <u>i</u> | | | TDECO | 8 bit | 26H | | | | | • | | | | | TREG2 | Timer<br>Register 2 | (Prohibit<br>RMW) | | | | V | | | | | | | 8 bit | 27H | | | | Undif | inea | | | | | TREG3 | Timer | (Prohibit | | | | | <u> </u> | | | | | ,200 | Register 3 | RMW) | | | | Undif | | | | | | | | , | T23M1 | T23M0 | : PWM21 | PWM20 | | T3CLK0 | T2CLK1 | T2CLK0 | | | 0 h !4 T! | | | | • | R/\ | N | • | • | | | | 8 bit Timer<br>2,3 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | T23 | Source | 28H | 00: 8 | bit Timer | 00: - | _ | 00 : T | O2TRG | 00: - | | | MOD | CLK & | 2011 | | bit Timer | | 6 – 1 PWM | 01 : ¢ | | 01 : φT | | | | MODE | (Prohibit | | bit PPG | • | 7 – 1 Cycle | 10 : ¢ | | 10 : φT | | | | INIODE | RMW) | 11: 8 | bit PWM | 11: 2 | 8 – 1 | 11: 9 | ∌T <b>256</b> | 11 : φT | 16 | | | | | | | | | | | | | | | Time on Do | | _ | | | | | | TR2DE | TR0DE | | | Timer Reg.<br>Double | | | | <u> </u> | | | <u> </u> | : R/<br>: 0 | W 0 | | TRDC | Buffer | 29H | | | <u>:</u> | | | : | <del>: </del> | | | INDC | Control | ∠∌⊓ | | | : | | | : | 0 : Double<br>Disable | | | | Reg. | | | | | | | | 1: Double | | | | | | | | | | | : | Enable | | **TOSHIBA** # Timer Control (2/3) | Symbol | Name | Address | 7 | . 6 | 5 | : | 4 | 3 | . 2 | 1 | 0 | |--------|------------|-----------|---------------|----------------|-----------|--------------------------------------------------|-----------|-----------------------------------------------|--------------------------|-------------------|--------| | | 16 bit | 30H | | | | | | - | | | | | TREG4L | Timer | (Prohibit | | | | | \ | N | | | | | | Register4L | RMW) | | | | | Unde | fined | | | | | | 16 bit | 31H | | | | | | - | | | | | TREG4H | Timer | (Prohibit | | | | | ١ | N | | | | | | Register4H | RMW) | | | | | Unde | fined | | | | | | 16 bit | 32H | | | | | | - | | | | | TREG5L | Timer | (Prohibit | | | | | ١ | N | | | | | | Register5L | RMW) | | | | | Unde | fined | | | | | | 16 bit | 33H | | | | | | _ | | | | | TREG5H | Timer | (Prohibit | | | | | | N | | | | | | Register5H | RMW) | | | | | Unde | fined | | | | | | Capture | | | | | | | - | | | | | CAP1L | Register1L | 34H | | | | | | R | | | | | | | | | | | | Unde | fined | | | | | | Capture | 2=11 | | | | | • | _ | | | | | CAP1H | Register1H | 35H | | | | | | <u>r. </u> | | | | | | | | | Undefined<br>_ | | | | | | | | | CAP2L | Capture | 36H | | | | | | | | | | | CAPZL | Register2L | 30⊓ | | | | | | R<br>efined | | | | | | | | | | | | | - | | | | | САР2Н | Capture | 37H | | | | | | <br>R | | | | | | Register2H | 3,11 | | | | | | fined | | | | | | | | CAP2T5 | EQ5T5 | : CAP1IN | C | | CAP12M0 | CLE | T4CLK1 | T4CLK0 | | | 16 bit | | R/ | w | w | | | | R/W | • | | | | Timer 4 | | 0 | 0 | 1 | ÷ | 0 | . 0 | 0 | 0 | 0 | | T4MOD | Source | 38H | TFF5 IN | JV TRG | | | Capture | Timming | | Source | Clock | | | CLK & | | | i Disable | 0 : Soft- | | 00 : Disa | | | 00 : TI4 | CIOCK | | | MODE | | 1 : TRG | i Enable | Captur | e | 01 : TI4 | ↑ TI5 ↑ | 1:UC4 | 01 : φT1 | | | | | (Prohibit | | | 1 : Don't | | 10 : TI4 | ↑ TI4 ↓ | Clear | 10 : φT4 | | | | | RMW) | | | car | e : | 11 : TFF1 | ↑ TFF1↓ | Enable | 11 : <i>ϕ</i> T16 | | | | | | TFF5C1 | TFF5C0 | CAP2T4 | ( | CAP1T4 | EQ5T4 | EQ4T4 | TFF4C1 | TFF4C0 | | | | | \ | N | | | R. | <u>/W</u> | | v | ٧ | | | 16 bit | | | _ | 0 | | 0 | 0 | 0 | - | - | | T4FFCR | Timer 4 | 39H | 00 : Inv | ert TFF5 | | | TFF4 Inve | ert Trigger | | 00 : Inver | t TFF4 | | 141161 | Flip-Flop | 33.1 | 01 : Set | | | | | er Disable | | 01 : Set T | | | | Control | (Prohibit | | ear TFF5 | : | | 1 : Trigg | er Enable | | 10 : Clear | | | | | RMW) | 11 : Do | n't care | | | | | | 11 : Don' | t care | | | | , | | | | | | | | | · | | | | | -<br>DAA/ | | | | _ | PG1T | PG0T | DB6EN | DB4EN | | | | | R/W | : | <u> </u> | - | | | | W | 0 | | TAFCD | T4, T5 | 2411 | 0 | : | <u>:</u> | <del>- </del> | | 0 | 0 | 0 | 0 | | T45CR | Control | 3AH | Fix at<br>"0" | | | | | PG1 shift | PG0 shift | 1: Dou<br>Buf | | | | | | U | | | | | trigger<br>0:tlmer2,3 | trigger<br>0 : tlmer0, 1 | Ena | | | | | | | : | | i | | 1: timer5 | 1 : timer4 | | | | | | | | : | : | : | | : | : | : | | # Timer Control (3/3) | Symbol | Name | Address | 7 | i | 6 | . 5 | | 4 | : | 3 | | 2 | | 1 | | 0 | |---------|-------------|-----------|---|----------|---|----------|----------|----------|----------|----------|-----|--------|-----|----------|----------|-------| | | 16bit | 40H | | | | | | | _ | | | | | | | | | TREG6L | _ | (Prohibit | | | | | | | W | | | | | | | | | | Register6L | RMW) | | | | | | Un | difined | ł | | | | | | | | - | 16 bit | 41H | | | | | | | _ | | | | | | | | | TREG6H | | (Prohibit | | | | | | | W | | | | | | | | | | Register6H | RMW) | | | | | | Un | difined | <u>k</u> | | | | | | | | Ì | 16 bit | 42H | | | | | | | _ | | | | | | | | | TREG7L | Timer | (Prohibit | | | | | | | W | | | | | | | | | | Register7L | RMW) | | | | | | Un | difined | <u>k</u> | | | | | | | | | 16 bit | 43H | | | | | | | _ | | | | | | | | | TREG7H | | (Prohibit | | | | | | | W | | | | | | | | | | Register7H | RMW) | | | | | | Un | difined | <u> </u> | | | | | | | | Ì | Capture | | | | | | | | _ | | | | | | | | | CAP3L | Register3L | 44H | | | | | | | R | | | | | | | | | | Registers | | | | | | | Un | difined | <u>k</u> | | | | | | | | | Capture | | | | | | | | _ | | | | | | | | | САР3Н | Register3H | 45H | | | | | | | R | | | | | | | | | | Registersii | | | | | | | Un | difined | t | | | | | | | | | Capture | | | | | | | | _ | | | | | | | | | CAP4L | Register4L | 46H | | | | | | | R | | | | | | | | | | Register4L | | | | | | | Un | difined | ŀ | | | | | | | | | Capture | | | | | | | | _ | | | | | | | | | CAP4H | Register4H | 47H | | | | | | | R | | | | | | | | | | Register411 | | | | | | | Un | difined | <u>t</u> | | | | | | | | | | | | | | CAP | 3IN | CAP34M | 1 CA | P34M0 | ) [ | CLE | T | 5CLK1 | Т | 5CLK0 | | | 16 bit | | | | | W | <u>'</u> | | | | | R/W | | | | | | | Timer 5 | | | | | 1 | | 0 | <u>:</u> | 0 | | 0 | | 0 | <u> </u> | 0 | | T5MOD | Source | 48H | | | | | | Captur | e Timn | ning | | | | Sour | e Clo | ck | | ISIVIOD | CLK & | 4011 | | | | 0 : Sol | | 00 : Dis | | | | | | 00 : TI6 | | | | | MODE | (Prohibit | | | | Capt | | 01 : TI6 | ↑ TI | 7 1 | | UC5 | | )1 : φT1 | | | | | | RMW) | | | | 1 : Do | | 10 : TI6 | -1 Λ ΤΙ | 6 ↓ | | Clear | | 10 : φT4 | | | | | | KIVIVV) | | | | <u>'</u> | are | 11 : TF | -17 1 | LL I | | Enable | | l1: φT1 | 0 | | | | | | | | | CAP4 | 1T6 | CAP3T6 | . E | Q7T6 | | Q6T6 | . т | FF6C1 | Т | FF6C0 | | Ī | 16 bit | | | | | | | | R/W | | | | | | W | | | | Timer 5 | 49H | | | | 0 | | 0 | | 0 | | 0 | | | _ | | | T5FFCR | Flip-Flop | 430 | | | | | | TFF6 In | | | | | | 00 : Inv | ert T | F6 | | Ī | Control | (Prohibit | | | | | | 0 : Trig | ger Di | sable | | | | 01 : Set | | | | | Control | RMW) | | | | | | 1 : Trig | ger En | able | | | | 10 : Cle | | | | | | (VIVIAA) | | <u> </u> | | <u> </u> | | | | | | | | 11 : Do | n't ca | re | ## (4) Pattern Generator | Symbol | Name | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|-----------|----------|------------|-------------|-------------|------------------|------------|----------|-----------| | | PG0 | 4CH | PG03 | PG02 | PG01 | PG00 | SA03 | SA02 | SA01 | SA00 | | PG0REG | Register | (Prohibit | | v | V | • | | R/ | W | | | | Register | RMW) | 0 | 0 | 0 | 0 | | Unde | fined | | | | PG1 | 4DH | PG13 | PG12 | PG11 | PG10 | SA13 | SA12 | SA11 | SA10 | | PG1REG | Register | (Prohibit | | ٧ | V | | | R/ | W | | | | Register | RMW) | 0 | 0 | 0 | 0 | | Unde | fined | | | | | | PAT1 | CCW1 | PG1M | PG1TE | PAT0 | ccw0 | PG0M | PG0TE | | | | | | | | R/\ | W | | | | | | PG0, 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | PG01CR | Contorol | 4EH | 0: 8-bit | 0: Normal | 0: 4-bit | PG1 trigger | 0: <b>8</b> -bit | 0: Normal | 0: 4-bit | PG0 | | | Contorol | | write | Rotation | Step | input | write | Rotation | Step | trigger | | | | | 1: 4-bit | 1: Reverse | 1: 8-bit | enable | 1: 4-bit | 1: Reverse | 1: 8-bit | input | | | | | write | Rotation | Step | 1: Enable | write | Rotation | Step | enable | | | | | | | :<br>:<br>: | | | | | 1: Enable | # (5) Watch Dog Timer | Symbol | Name | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------------------|-----------|--------|----------------------------|------------|------------------------|----------|--------------|-------------|----------| | | | | WDTE | WDTP1 | WDTP0 | WARM | HALTM1 | HALTM0 | RESCR | DRVE | | | | | | | | R/ | W | | | | | | Watch | | 1 | 0 | 0 | 0 | 0 | . 0 | 0 | 0 | | WD- | Dog | 6EH | | 00: 2 <sup>16</sup> | /fc | Warming | Standby | Mode | 1: Connect | 1: Drive | | MOD | Timer | | 1: WDT | 01: 218 | /fc | up Time | 00: RUN | Mode | internally | the pin | | | Mode | | Enable | 10: <b>2</b> <sup>20</sup> | /fc | 0: 2 <sup>14</sup> /fc | 01: STOP | Mode | WDT out | in STOP | | ŀ | | | | 11: 2 <sup>22</sup> | /fc | 1: 2 <sup>16</sup> /fc | 10: IDLE | Mode | pin to | mode | | | | | | | | <u> </u> | 11: Don' | t care | : Reset Pin | | | | Watch | | | | | - | - | | | | | i | Dog | 6FH | | | | ٧ | V | | | | | WDCR | Timer<br>Control | (Prohibit | | | | _ | - | | • | · | | | Register | RMW) | | | B1H: WDT D | isable Code | 4EH: WD | T Clear Code | | | ## (6) Serial Channel | Constant | Mana | A -l -l | 7 | : c | : - | : 4 | : 2 | : 2 | : 4 | : 0 | |----------|-----------|---------|------------|------------|---------------------|--------------------|----------------|------------------|-------------------|--------------| | Symbol | Name | Address | 7<br>RB7 | : 6<br>RB6 | 5<br>RB5 | RB4 | 3<br>RB3 | RB2 | RB1 | RB0 | | | Serial | | TB7 | TB6 | TB5 | TB4 | TB3 | TB2 | TB1 | TB0 | | SC0BUF | | 50H | | | | • | / (Transmissio | | | | | | Buffer | | | | | Unde | | <i>,</i> | | | | | | | RB8 | EVEN | PE | OERR | PERR | FERR | SCLK | IOC | | | | | R | . R/ | w | R (Clea | red to 0 by re | ading) | R | w | | | Serial | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SC0CR | Channel 0 | 51H | Receiving | Parity | 1: | : | 1: Error | | 0: SCLK0 | 1: Input | | | Control | | data bit 8 | 0: Odd | Parity | Overrun | Parity | Framing | | SCLK0 pin | | | | | | 1: Even | Enable | | | | 1: <u>sc</u> lκά | : | | | | | | | : | : | | | <u> </u> | : | | | | | TB8 | CTSE | RXE | WU | SM1 | SM0 | SC1 | SC0 | | | Serial | | | : ^ | : ^ | R/ | | : ^ | : . | : ^ | | SC0- | Channel 0 | 52H | Undefined | 0 | 0 | 0 | 0 1/0 lpto | 0 | 0<br>00: TO2 Trig | 0 | | MOD | Mode | ЭZП | Trans- | 1: | 1: | 1: | 00: I/O Inte | | 01: Baud ra | | | | lviode | | mission | | Receive | Wake up | 10. HADTO | | 10: Internal | clock ø1 | | | | | data bit 8 | Enable | Enable | Enable | 11: UART 9 | | 11: Externa | | | | | | - | | BR0CK1 | BR0CK0 | BR0S3 | BR0S2 | BR0S1 | BR0S0 | | | | | R/W | | | | R/\ | W | | | | | Baud Rate | | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | | BR0CR | Control | 53H | Fix at | | 00: φT0 | (4/fc) | | Set freque | ency divisor | | | | | | "0" | | 01: φT2 | (16/fc) | | 0.1 | to F | | | | | | | | 10: φT8 | (64/fc) | | • | | | | | | | RB7 | RB6 | 11: øT3:<br>RB5 | 2 (256/fc)<br>RB4 | RB3 | RB2 | RB1 | RB0 | | | Serial | | TB7 | TB6 | TB5 | TB4 | TB3 | TB2 | TB1 | TB0 | | SC1BUF | Channel 1 | 54H | 107 | : 150 | • | • | / (Transmissio | - | . 151 | : 150 | | | Buffen | | | | 17.(1 | Unde | | 211) | | | | | | | RB8 | EVEN | PE | OERR | PERR | FERR | SCLKS | IOC | | | | | R | E R/ | W | R (Clea | red to 0 by re | ading) | R | /W | | | Serial | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SC1CR | Channel 1 | 55H | Receiving | Parity | 1: | | 1: Error | | 0: SCLK1 | 1: Input | | | Control | | data bit 8 | 0: Odd | Parity | Overrun | Parity | Framing | | SCLK1 pin | | | | | | 1: Even | Enable | | | | 1; <u>SC</u> LK1 | | | | | | TDO | <u> </u> | BVE | 18711 | 65.44 | 6140 | ( <u>V )</u> | 660 | | | | | TB8 | : - | RXE | : WU | SM1 | SM0 | : SC1 | : SC0 | | | | | Undefined | . 0 | 0 | R/\<br>0 | vv<br>: 0 | 0 | 0 | 0 | | SC1- | Serial | | Trans- | | 1: | 1: | | : 0<br>Interface | 00: TO2 | | | MOD | Channel 1 | 56H | mission | "o" | Receive | Wake up | 01: UA | | 01: Baud | | | | Mode | | data bit 8 | | Enable | Enable | | | gene | | | | | | data bit o | | Lilabic | Lilabic | 11: UA | | | nal clock ø1 | | | | | | | | | | | 11: Don' | care | | | | | | | BR1CK1 | BR1CK0 | BR1S3 | BR1S2 | BR1S1 | BR1S0 | | | | | R/W | | | | . R/ | | | | | DD4CD | Baud Rate | F711 | 0 | <u>:</u> | 0 | 0 (116.) | 0 | 0 | 0 | . 0 | | BR1CR | Control | 57H | Fix at | | 00: φT0 | (4/fc) | | Set freque | ency divisor | | | | | | "0" | | 01: φT2<br>10: φT8 | (16/fc)<br>(64/fc) | | 0 - | to F | | | | | | | : | 10: φ18<br>11: φT3: | | : | ("1" pro | ohibited) | | | | | | | | φ13. | (230/10) | | , , , p | ODE1 | ODE0 | | | Serial | | | | <u> </u> | | | | 1 | | | ODE | Open | 58H | | : | : | : | : | | 0 | 0 | | | Drain | | | | : | | | | 1:P83 | 1:P80 | | | Enable | | | | : | : | : | | Open- | Open- | | | <u> </u> | | 1 | : | : | : | : | : | drain | drain | ## (7) A/D Converter Control | Symbol | Name | Address | 7 | 6 | 5 | 4 | . 3 | 2 | 1 | 0 | | | | |--------|------------|---------|--------|-----------|-----------|---------|----------|----------|--------|----------|--|--|--| | *1) | AD Result | | ADR01 | ADR00 | | | | | | | | | | | AD | Reg 0 low | 60H | | | | ·<br> | R | | | • | | | | | REG0L | keg o low | | Unde | efined | 1 | 1 | 1 | 1 | 1 | 1 | | | | | AD | AD Result | | ADR09 | ADR08 | ADR07 | ADR06 | ADR05 | ADR04 | ADR03 | ADR02 | | | | | REG0H | Reg 0 high | 61H | | | | | R | | | | | | | | KEGUH | keg o nign | | | | | Unde | fined | | | | | | | | *1) | AD Result | | ADR11 | : ADR10 | | | | | | | | | | | AD | Reg 1 low | 62H | | | | | R | | | | | | | | REG1L | Reg 110W | | Unde | efined | 1 | 1 | 1 | 1 | 1 | 1 | | | | | AD | AD Result | | ADR19 | : ADR18 | ADR17 | ADR16 | ADR15 | : ADR14 | ADR13 | ADR12 | | | | | REG1H | Reg 1 high | 63H | | R | | | | | | | | | | | KEGIH | Reg i nign | | | Undefined | | | | | | | | | | | * 1) | AD Result | | ADR21 | : ADR20 | | | | | | | | | | | AD | Reg 2 low | 64H | | R | | | | | | | | | | | REG2L | neg z iow | | Unde | efined | 1 | 1 | 1 1 | 1 | 1 | 1 1 | | | | | AD | AD Result | | ADR29 | ADR28 | ADR27 | ADR26 | ADR25 | ADR24 | ADR23 | ADR22 | | | | | REG2H | Reg 2 high | 65H | | | | | R | | | | | | | | | | | | | | Unde | fined | | | | | | | | *1) | AD Result | | ADR31 | ADR30 | | | | | | | | | | | AD | Reg 3 low | 66H | | | | | R | | | | | | | | REG3L | neg 3 low | | Unde | efined | 1 | 1 | 1 | 1 | 1 | 1 | | | | | AD | AD Result | | ADR39 | ADR38 | ADR37 | ADR36 | ADR35 | ADR34 | ADR33 | ADR32 | | | | | REG3H | Reg 3 high | 67H | | | | | R | | | | | | | | KEGSII | neg 3 mgm | | | | | Unde | fined | | | | | | | | İ | | | EOCF | ADBF | REPET | SCAN | ADCS | ADS | ADCH1 | ADCH0 | | | | | | A/D | | | R | <u>:</u> | | R/ | w | | | | | | | ADMOD | Converter | 6DH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Mode reg | | 1: End | 1: Busy | 1: Repeat | 1: Scan | 1: Slow | 1: START | | gInput | | | | | | | | | | mode | mode | <u> </u> | : | Channe | l Select | | | | <sup>\*1)</sup> Data to be stored in A/D Result Reg Low are the lower 2 bits of the conversion result. The contents of the lower 6 bits of this register are always read as "1". # (8) Interrupt Control (1/2) | Symbol | Name | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------------------|-------------------|-------|---------------------|------------------------------------------------|---------|----------|----------------------------------------|-----------|---------| | | INTerrupt | | | INT | | | | | T0 | | | INTE- | Enable | 70H | IADC | IADM2 | IADM1 | IADM0 | 10C | 10M2 | 10M1 | IOMO | | 0AD | 0 & A/D | (Prohibit | R/W | <u> </u> | W | | R/W | <u> </u> | . W | | | | 0 0,775 | RMW) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | INTerrupt | | | . IN | | | | | <u>T4</u> | | | INTE45 | Enable | 71H | I5C | 15M2 | 15M1 | 15M0 | I4C | 14M2 | 14M1 | : I4M0 | | | 4/5 | (Prohibit | R/W | <u> </u> | <u>W</u> | | R/W | <u> </u> | W | | | | | RMW) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | INTerrupt | | | : ITN | | | 100 | • | T6 | | | INTE67 | Enable | 72H | 17C | 17M2 | 17M1 | 17M0 | 16C | 16M2 | 16M1 | 16M0 | | | 6/7 | (Prohibit | R/W | | W | . 0 | R/W | | . W | : 0 | | | | RMW) | 0 | 0 | <u>: </u> | 0 | 0 | 0 | 0 | 0 | | | INTerrupt | 7211 | IT4.C | INTT1 (1 | | 174840 | ITOC | INTTO ( | | TONGO | | INTET01 | Enable | 73H | IT1C | IT1M2 | IT1M1 | IT1M0 | ITOC | IT0M2 | ITOM1 | IT0M0 | | | Timer 1/0 | (Prohibit<br>RMW) | R/W 0 | 0 | W<br>∷ 0 | : 0 | R/W<br>0 | 0 | W<br>∷ 0 | 0 | | | | KIVIVV) | U | | | : 0 | 0 | | • | : 0 | | | INTerrupt | 74H | IT3C | INTT3 (1<br>: IT3M2 | IT3M1 | IT3M0 | IT2C | INTT2 ( | IT2M1 | IT2M0 | | INTET23 | Enable | (Prohibit | R/W | 1131012 | : 113W11<br>W | 1131010 | R/W | IIZIVIZ | : 1121VII | 1121010 | | | Timer 3/2 | RMW) | 0 | : 0 | : 0 | : 0 | 0 | : 0 | : 0 | : 0 | | | | IXIVIVV) | U | INTTR5 | <u> </u> | : 0 | 0 | INTTR4 | • = | : U | | | INTerrupt | 75H | IT5C | IT5M2 | IT5M1 | IT5M0 | IT4C | 11111111111111111111111111111111111111 | IT4M1 | IT4M0 | | INTET45 | Enable | (Prohibit | R/W | | W | | R/W | | W | | | | Treg 5/4 | RMW) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | , | - | INTTR7 | | | - | INTTR6 | TREG6) | | | | INTerrupt | 76H | IT7C | | IT7M1 | IT7M0 | IT6C | IT6M2 | IT6M1 | IT6M0 | | INTET67 | Enable | (Prohibit | R/W | : | W | | R/W | : | W | | | | Treg 7/6 | RMW) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | : | | | INITamment | | | INT | TX0 | • | | INT | RX0 | • | | INTES0 | INTerrupt<br>Enable | 77H | ITX0C | ITX0M2 | ITX0M1 | ITX0M0 | IRX0C | IRX0M2 | IRX0M1 | IRX0M0 | | INTESU | Serial 0 | (Prohibit | R/W | | W | | R/W | | W | | | | Serial 0 | RMW) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | INTerrupt | | | INT | TX1 | | | INT | RX1 | | | INTES1 | Enable | 78H | ITX1C | ITX1M2 | ITX1M1 | ITX1M0 | IRX1C | IRX1M2 | IRX1M1 | IRX1M0 | | INTEST | Serial 1 | (Prohibit | R/W | | w | | R/W | | w | | | | Serial 1 | RMW) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | INTerrupt | | | . INT | | T | | | TC0 | 1 | | INTETC | Enable | 79H | ITC1C | ITC1M2 | ITC1M1 | ITC1M0 | ITC0C | ITC0M2 | ITC0M1 | ITC0M0 | | 01 | TC 0/1 | (Prohibit | R/W | <u> </u> | W | | R/W | <u> </u> | W | | | | | RMW) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | INTerrupt | | | INT | | • | | | TC2 | | | INTETC | Enable | 7AH | ITC3C | ITC3M2 | ITC3M1 | ITC3M0 | ITC2C | ITC2M2 | ITC2M1 | ITC2M0 | | 23 | TC 2/3 | (Prohibit | R/W | <u>:</u> | W | : - | R/W | <u>:</u> | W | | | | | RMW) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | L | l | | | | l & | | | | | | • | | |-------|-------|-------|------------------------------------| | lxxM2 | lxxM1 | lxxM0 | Function (Write) | | 0 | 0 | 0 | Prohibit interrupt request. | | 0 | 0 | 1 | Set interrupt request level to "1" | | 0 | 1 | 0 | Set interrupt request level to "2" | | 0 | 1 | 1 1 | Set interrupt request level to "3" | | 1 | 0 | 0 | Set interrupt request level to "4" | | 1 | 0 | 1 | Set interrupt request level to "5" | | 1 | 1 | 0 | Set interrupt request level to "6" | | 1 | 1 | 1 | Prohibit interrupt request. | | | | | | | - | IxxC | Function (Read) | Function (Write) | |---|------|--------------------------------|-------------------------------| | | 0 | Indicate no interrupt request. | Clear interrupt request flag. | | | 1 | Indicate interrupt request. | Don't care | **TOSHIBA** # Interrupt Control (2/2) | Symbol | Name | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | . 0 | |---------|---------------|-----------|---|----------|---|--------|--------|------------|---------|------------| | | | | | | | | | IOIE | IOLE | NMIREE | | | | | | | | | | W | W | W | | | | | | : | | : | : | . 0 | 0 | . 0 | | | Interrupt | | | : | | : | | 1: INT0 | 0: INTO | 1: Operate | | IIMC | Input<br>Mode | 7BH | | | | | | input | edge | even at | | | | | | | | | | enable | mode | NMI rise | | | Contorol | | | | | | | | 1: INT0 | edge | | | | (Prohibit | | | | : | | | level | | | | | RMW) | | | | | | | mode | | | | DMA 0 | | | | | | Micro | DMA0 Start | vector | | | DMA0V | request | 7CH | | | | DMA0V8 | DMA0V7 | DMA0V6 | DMA0V5 | DMA0V4 | | DIVIAUV | Vector | (Prohibit | | | | | | W | | | | | vector | RMW) | | : | | 0 | 0 | . 0 | 0 | 0 | | | DMA 1 | | | | | | Micro | DMA1 Start | vector | | | DMA1V | request | 7DH | | | | DMA1V8 | DMA1V7 | DMA1V6 | DMA1V5 | DMA1V4 | | DIVIATV | Vector | (Prohibit | | <u> </u> | | | | W | | | | | Vector | RMW) | | <u> </u> | | 0 | 0 | . 0 | 0 | 0 | | | DMA 2 | | | | | | Micro | DMA2 Start | vector | | | DMA2V | request | 7EH | | <u> </u> | | DMA2V8 | DMA2V7 | DMA2V6 | DMA2V5 | DMA2V4 | | DIVIAZV | Vector | (Prohibit | | | | | | W | | | | | Vector | RMW) | | | | 0 | 0 | 0 | 0 | 0 | | | DMA 3 | | | | | | Micro | DMA3 Start | vector | | | DMA3V | request | 7FH | | <u>:</u> | | DMA3V8 | DMA3V7 | DMA3V6 | DMA3V5 | : DMA3V4 | | DIVIASV | Vector | (Prohibit | | | | | | W | | | | | VECTO | RMW) | | | | 0 | 0 | 0 | 0 | 0 | # (9) Chip Select/Wait Control (1/2) | Symbol | Name | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------------------|-----------|-------------|-----|------------------------------------------------|---------------|----------------|----------------|---------|-------| | Symbol | Ivanic | 7.001033 | <del></del> | | | BOE | _ | BOBUS | B0C1 | восо | | | | | | | | w | _ | w | W | W | | İ | Block 0 | | | : | : | 0 | - | 0 | 0 | 0 | | BOCS | CS/WAIT | 68H | | | | 0: B0CS | - | 0: 16 BIT | 00: 2WA | T | | | control | | | | : | 1: master | | :<br>:1: 8 BIT | 01: 1WA | | | | register | (Prohibit | | | | bit | | | 10: 1WA | | | | | RMW) | | | | | | | 11: 0WA | | | | | | | | | B1E | - | B1BUS | B1W1 | B1W0 | | | District | | | | | W | - | w | W | W | | | Block 1 | | | | | 0 | - | 0 | 0 | 0 | | B1CS | CS / WAIT<br>control | 69H | | | | 0: B1CS | - | 0: 16 BIT | 00: 2WA | Т | | | | | | | : | 1: master | | 1: 8 BIT | 01: 1WA | Т | | i | register | (Prohibit | | | : | bit | : | | 10: 1WA | T+n | | | | RMW) | | | | | | | 11: 0WA | | | | | | | | | B2E | B2M | B2BUS | B2W1 | B2W0 | | | Block 2 | | | | | W | <u> </u> | W | W | W | | | CS/WAIT | | | | | 1 | 0 | 0 | 0 | 0 | | B2CS | control | 6AH | | | | 0: B2CS | 0: 16M | 0: 16 BIT | 00: 2WA | | | | register | | | | | 1: master | area | 1: 8 BIT | 01: 1WA | Т | | | register | (Prohibit | | | : | bit | 1: MREG | | 10: 1WA | T+n | | | | RMW) | | | | | setting | <u> </u> | 11: 0WA | | | | | | | | | B3E | B3CAS | B3BUS | B3W1 | B3W0 | | | Block 3 | | | | <u>:</u> | W | W | W | W | W | | | CS / WAIT | | | | : | 0 | 0 | 0 | 0 | 0 | | B3CS | control | 6BH | | | : | 0: B3CS | 0: CS3 | 0: 16 BIT | 00: 2WA | | | | register | <u> </u> | | | : | 1: master | output | 1: 8 BIT | 01: 1WA | | | | _ | (Prohibit | | | : | bit | 1: CAS | | 10: 1WA | | | | | RMW) | | | | <u>:</u> | output | : DEVELIE | 11: 0WA | | | | | | _ | | | <u>: - </u> | <del>: -</del> | BEXBUS | BEXW1 | BEXW0 | | ļ | External | | | : | <u>:</u><br>: | <del>-</del> | <del>-</del> | | 0 V | 0 | | BEXCS | CS / WAIT | 6CH | | : | <u>: </u> | - | - | : 0: 16 BIT | 00: 2WA | | | BLACS | control | ((1) | | | : | <u> </u> | | 1: 8 BIT | 00: 2WA | | | | register | (Prohibit | | | :<br>: | | | 1.0011 | 10: 1WA | | | | | RMW) | | | | : | | | 11: 0WA | | | | | | 523 | S22 | <b>S21</b> | <b>S20</b> | S19 | S18 | \$17 | S16 | | | Memory | | | | | | W | | | | | MSAR0 | Start | 3СН | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Address | | | | • | A23 t | o A16 | • | • | | | | Reg. 0 | | | | M | emory start a | address settii | ng | | | | | Memory | | V20 | V19 | V18 | V17 | V16 | V15 | V14~9 | V8 | | | Start | | | | | R/ | W | | | | | MAMR0 | Address | 3DH | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Mask | | | | | 0 : Compar | ison is valid | | | | | | Reg. 0 | | | | | 1 : Comparis | on is invalid | | | | | | Memory | | S23 | S22 | S21 | S20 | S19 | . S18 | S17 | S16 | | | Start | | | | | R/ | <u>w</u> | | | | | MSAR1 | Address | 3EH | 1 | 1 | 1 | 1 | 1 1 | 1 | 1 | 1 | | | Reg. 1 | | | | | | o A16 | | | | | | _ | | | : | | | ddress setti | | : | | | | Memory | | V21 | V20 | V19 | V18 | V17 | . V16 | V15~9 | V8 | | | Start | | | | | | W | | | | | MAMR1 | Address | 3FH | 1 | 1 | 1 | 1 | <u>; 1 </u> | 1 1 | 1 | 1 | | | Mask | | | | | 0 : Compar | | | | | | | Reg. 1 | | | | | 1 : Comparis | son is invalid | | | | # (9) Chip Select / Wait Controller (2/2) | Symbol | Name | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|--------------------------------------|---------|---------------------------|-----|------------|--------------|----------------|-------------|---------------------------------------|------|--| | MSAR2 | Memory<br>Start<br>Address<br>Reg. 2 | 5CH | 523 | S22 | \$21 | 520 | 519 | <u>\$18</u> | \$17 | \$16 | | | | | | R/W | | | | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | A23 to A16 | | | | | | | | | | | neg. z | | | | <u> </u> | Memory start | address settii | ng | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | | MAMR2 | Memory | 5DH | V22 | V21 | V20 | V19 | V18 | V17 | V16 | V15 | | | | Start<br>Address<br>Mask | | R/W | | | | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | 0 : Comparison is valid | | | | | | | | | | | Reg. 2 | | 1 : Comparison is invalid | | | | | | | | | | MSAR3 | Memory<br>Start<br>Address | 5EH | <b>S23</b> | S22 | <b>S21</b> | S20 | S19 | : S18 | S17 | S16 | | | | | | R/W | | | | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | A23 to A16 | | | | | | | | | | | Reg. 3 | | | | ף | Memory start | address settir | ng | | | | | | Memory | | V22 | V21 | V20 | V19 | V18 | V17 | V16 | V15 | | | | Start | ] | R/W | | | | | | | | | | MAMR3 | Address | 5FH | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | Mask | | 0 : Comparison is valid | | | | | | | | | | | Reg. 3 | | 1 : Comparison is invalid | | | | | | | | | ## (10) DRAM Control | Symbol | Name | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|-------------------------------------|-----------|-------------|----------------------------------|------------|-----------|---------------------|-------------|----------------|----------------|--| | DREFCR | Refresh<br>Control<br>Reg. | 5AH | DMI | RS2 | RS1 | RS0 | RW2 | RW1 | RW0 | RC | | | | | | R/W | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Dummy | Refresh cycle insertion interval | | | Refresh cycle width | | | Refresh | | | | | | cycle | 000: | 31 states | | 000: | 2 states | | cycle | | | | | | 0: Prohibit | 001: | 62 states | | 001: | 3 states | | 0: Not | | | | | | 1: Execute | 010: | 78 states | | 010: | 4 states | | inserted | | | | | | | 011: | 97 states | | 011: | 5 states | | 1: inserted | | | | | | | 100: | 109 states | | 100: | 6 states | | | | | | | | | 101: | 124 states | | 101: | 7 states | | | | | | | | | 110: | 154 states | | 110: | 8 states | | | | | | | | | 111: | 195 states | | 111: | 9 states | | | | | | Memory<br>Access<br>Control<br>Reg. | ccess 5BH | SRFC | | BRM | MACM | MUXE | MUXW1 | MUXW0 | MAC | | | | | | W | - | : | | R/ | | | | | | DMEMCR Contro | | | 1 | - | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Self | | DRAM pin | 0: Normal | Address | Multiplexed | address length | Memory | | | | | | refresh | | Bus | access | multiplex | 00: | 8 bit | access control | | | | | | 0: Execute | - | Release | 1: Slow | 0: Disable | 01: | 9 bit | 0: Disable | | | | | | 1: Release | | 0: Release | access | 1: Enable | 10: | 10 bit | 1: Enable | | | | | | | | 1: Not | : | | 11: | 11 bit | | | | | | | | | release | : | | i<br> | | | | TOSHIBA ## 6. PORT SECTION EQUIVALENT CIRCUIT DIAGRAM • Reading The Circuit Diagram Basically, the gate symbols written are the same as those used for the standard COMS logic IC [74HCXX] series. The dedicated signal is described below. STOP: This signal becomes active "1" when the halt mode setting register is set to the STOP mode (WDMOD<HALTM1, 0>=0,1) and the CPU executes the HALT instruction. When the drive enable bit WDMOD<DRVE> is set to "1", however, STOP remains at "0". • The input protection resistans ranges form several tens of ohms to several hundreds of ohms. #### ■ D0 to D7, P1 (D8 to 15) ■ P2 (A16 to A23), A0 to 15, RD, WR, P6 #### ■ P52 to 55, P7, P81, P82, P84, P85, PA, PB6~B0 ## ■ P9 (AN0 to 3) ## ■ PB7 (INT0) ## ■ P80 (TXD0), P83 (TXD1) ## ■ NMI #### **■** WDTOUT #### CLK ## **■** EA, AM8/16 #### **■** RESET ## ■ X1, X2 Note: The oscillation enable signal becomes nonactive "0" by execution of HALT instruction (STOP mode). ## ■ VREF (V<sub>REFH</sub>), AGND (V<sub>REFL</sub>) #### 7. Care Points and Restriction - (1) Special Expression - ① Explanation of a built-in I/O register: Register Symbol < Bit Symbol > ex) TRUN < T0RUN > · · · Bit T0RUN of Register TRUN - 2 Read-modify-write Instructions An instruction which CPU executes following by one instruction. 1. CPU reads data of the memory. (mem), R - 2. CPU modifies the data. - 3. CPU writes the data to the same memory. - ex1) SET 3, (TRUN) ··· set bit3 of TRUN - ex2) INC 1, (100H) ··· increment the data of 100H - The Read-modify-write Instructions in the TLCS-900 # Exchange EX ``` Arithmetic Operations (mem) , R/# ADD ADC (mem) , R/# SUB (mem) , R/# SBC (mem) , R/# INC #3, (mem) DEC #3, (mem) Logical Operations AND (mem) , R/# OR (mem) , R/# XOR (mem) , R/# ``` #### Bit Operations #### Rotate and shift | RLC | (mem) | RRC | (mem) | |-----|-------|-----|-------| | RL | (mem) | RR | (mem) | | SLA | (mem) | SRA | (mem) | | SLL | (mem) | SRL | (mem) | | RLD | (mem) | RRD | (mem) | #### 3 1 State 1 cycle clock divided by 2 oscillation frequency is called 1 state. ex) The case of oscillation frequency is $25~\mathrm{MHz}$ $$2/25 \text{ MHz} = 80 \text{ ns} = 1 \text{ state}$$ #### (2) Care Points #### ① $\overline{\rm EA}$ pin, AM8 / $\overline{\rm 16}$ pin Fix these pins V<sub>CC</sub> or GND unless changing voltage. #### ② Warmingup Counter The warmingup counter operates when the STOP mode is released even the system which is used an external oscillator. As a result, it takes warming up time from inputting the releasing request to outputting the system clock. ### ③ Programmable Pull Up / Down Resistance The programmable pull up / down resistors can be selected ON / OFF by program when they are used as the input ports. The case of they are used as the output ports, they can not be selected ON / OFF by program. RMW instructions are prohibited for controlling ON / OFF of the pull-up / down resistors. ## Bus Releasing Function Refer to the "Note about the Bus Release" in 3.5 Functions of Ports because the pin state when the bus is released is written. #### **⑤** WatchDog Timer The watch dog timer starts operation immediately after the reset is released. When the watch dog timer is not used, set watch dog timer to disable. ## **© CPU (Micro DMA)** Only the "LDC cr, r", "LDC r, cr" instruction can be used to access the control register like transfer source address register (DMASn) in the CPU. This Product does not support minimum mode. Do not use the MIN instruction.