**Product data** 

# 1. Description

The PIP250M is a fully integrated synchronous buck converter intended for use as a point-of-load regulator. It contains two N-channel power MOSFETs, a Schottky diode and a voltage mode, pulse width modulated (PWM) controller. The controller features include overcurrent and overvoltage protection and undervoltage lockout functions. By combining the power components and the controller into a single component, stray inductances are virtually eliminated, resulting in lower switching losses and a compact, efficient design with minimal external component count.

### 2. Features

- Output current up to 15 A
- Single supply 5 V operation
- Fixed 300 kHz operating frequency
- Voltage mode control
- Minimum regulated output voltage 0.8 V
- Internal soft start
- Overcurrent protection
- Overvoltage protection
- Remote sensing.

# 3. Applications

- High-current point-of-load regulation
- Distributed power architectures
- Multiple output telecom power supplies
- Microprocessor and Digital Signal Processing (DSP) supplies
- Computer peripheral supplies
- Cable modems
- Set-top boxes.

# 4. Ordering information

**Table 1: Ordering information** 

| Type number | Package |                                                                                                               |          |  |  |  |
|-------------|---------|---------------------------------------------------------------------------------------------------------------|----------|--|--|--|
|             | Name    | Description                                                                                                   | Version  |  |  |  |
| PIP250M     | HVQFN68 | plastic, thermal enhanced very thin quad flat package; no leads; 68 terminals; body $10\times10\times0.85$ mm | SOT687-1 |  |  |  |





**Philips Semiconductors** 

**PIP250M** 

Integrated buck converter

# 5. Block diagram



Integrated buck converter

# 6. Pinning information

# 6.1 Pinning



## 6.2 Pin description

Table 2: Pin description

| Pin<br>, 12 to 17,<br>5, 26, PAD2<br>2 to 58<br>1, 62<br>, 60, 67, 68, | [1] | I/O<br>-<br>-                | Description output stage supply voltage output stage ground |
|------------------------------------------------------------------------|-----|------------------------------|-------------------------------------------------------------|
| 5, 26, PAD2<br>2 to 58<br>1, 62                                        | [1] | -                            |                                                             |
| 1, 62                                                                  |     | -                            | output stage ground                                         |
| •                                                                      |     |                              |                                                             |
| , 60, 67, 68,                                                          |     | -                            | control circuit supply voltage                              |
| AD1                                                                    | [1] | -                            | control circuit ground                                      |
| 0, 18 to 24,<br>7 to 41, 59,<br>AD3                                    | [1] | 0                            | output                                                      |
|                                                                        |     | I/O                          | bootstrap capacitor connection                              |
|                                                                        |     | I                            | sense connection for current limit                          |
| , 2                                                                    |     | I                            | current limit set and enable input                          |
| 5                                                                      |     | I                            | feedback input                                              |
| 1 6 11 63                                                              | [2] | -                            | no internal connection                                      |
| 5                                                                      |     | 4, 6, 11, 63, <sup>[2]</sup> | I<br>4, 6, 11, 63, <sup>[2]</sup> -                         |

#### Integrated buck converter

- [1] PAD1, PAD2 and PAD3 are electrical connections and must be soldered to the printed circuit board
- [2] All n.c. pins should be connected to V<sub>SSC</sub>.

# 7. Functional description

#### 7.1 Pin functions

#### 7.1.1 Output stage supply (V<sub>DDO</sub>, V<sub>SSO</sub>)

The power output stage of the PIP250M consists of two N-channel, power MOSFETs and a Schottky diode configured as a synchronous buck converter. The drain of the upper MOSFET is connected to the positive conversion supply ( $V_{DDO}$ ), and the source of the lower MOSFET is connected to power ground ( $V_{SSO}$ ). The Schottky diode is connected between the source and drain of the lower MOSFET.

## 7.1.2 Output voltage (VO)

VO is the switched node of the power MOSFET output stage. This node is connected internally to the source of the upper MOSFET and the drain of the lower MOSFET.

## 7.1.3 Control circuit supply (V<sub>DDC</sub>, V<sub>SSC</sub>)

 $V_{DDC}$  is the positive supply to the control circuit.  $V_{SSC}$  is the control circuit ground. All control voltages are measured with respect to  $V_{SSC}$ .

### 7.1.4 Bootstrap capacitor connection (CB)

The upper MOSFET driver stage is powered from the CB pin.

#### 7.1.5 Voltage feedback pin (FB)

The FB pin is connected to the inverting input of the error amplifier, and to the inputs of the overvoltage and undervoltage comparators.

### 7.1.6 Current limit set and enable input (OCSET/ENABLE)

The overcurrent threshold is set by an external resistor between  $V_{DDO}$  and OCSET/ENABLE. The PIP250M can be shut down by pulling this pin LOW.

#### 7.1.7 Sense connection for current limit (PHASE)

The PHASE input is normally connected externally to the power output stage switched node (VO). The voltage on the PHASE input is compared with the voltage on the OCSET/ENABLE input during the interval when the upper MOSFET is on. The overcurrent trip operates if the voltage on the PHASE input is lower than the voltage on the OCSET/ENABLE input.

Integrated buck converter

### 7.2 Operation

### 7.2.1 Single supply operation



Operation of the PIP250M from a single 5 V conversion supply is shown in Figure 3. The upper MOSFET gate driver stage is supplied from the CB pin. An external bootstrap circuit, comprising D1 and the 100 nF capacitor generates a voltage on CB of twice  $V_{DDO}$ .

The control circuit supply,  $V_{DDC}$  is protected from transients by a low pass filter comprising a 10  $\Omega$  resistor and a 1  $\mu$ F capacitor. These components should be placed close to the device pins.

#### 7.2.2 Regulated output voltage

The reference voltage of the PIP250M is 0.8 V. The regulated output voltage is set using a resistive divider as shown in Figure 9. The resistors should be placed as close as possible to the FB pin. Both resistors should be less than 1 k $\Omega$  in order to avoid noise coupling. The 68 nF capacitor across the upper resistor improves the control loop stability by adding a small amount of phase margin.

#### 7.2.3 Power on reset

The PIP250M control circuit powers up when the voltage on  $V_{DDC}$  rises above the start-up threshold voltage (typically 4.1 V). The control circuit stops operating when the voltage on  $V_{DDC}$  falls below the power-down threshold voltage (typically 3.6 V).

Once the voltage on  $V_{DDC}$  is above the start-up threshold voltage, the PIP250M does not produce pulses until the voltage on OCSET/ENABLE rises above the OCSET/ENABLE start-up threshold voltage (typically 1.25 V).

#### 7.2.4 Soft start

The soft start sequence prevents surge currents being drawn from the conversion supply when the PIP250M is powered up into a high current load. The soft start sequence is controlled by an internal digital counter. During the soft start sequence, the reference voltage on the non inverting input of the error amplifier is increased from zero up to the normal operating level of 0.8 V. The duration of the soft start sequence is typically 2 ms.

Integrated buck converter

#### 7.2.5 Overcurrent protection



The overcurrent protection function is shown in Figure 4. The overcurrent trip function is enabled when the upper MOSFET gate drive signal is HIGH.

During this interval, the voltage on the PHASE input is compared with the voltage on the OCSET/ENABLE input. If the voltage on the PHASE input is lower than the voltage on the OCSET/ENABLE input, then the PIP250M detects an overcurrent trip condition and turns off the gate drive to the upper MOSFET. There is an internal filter with a time constant of 30  $\mu s$  in series with the PHASE input. Since the switching frequency is 300 kHz, this means that the overcurrent trip operates if the overcurrent condition persists for10 switching cycles.

If three overcurrent pulses are detected, the PIP250M latches off and produces no more pulses until it has been reset. To reset the PIP250M, the supply voltage ( $V_{DDC}$ ) must be reduced below the power down reset threshold and then increased back up to 5 V.

An external resistor ( $R_{OCSET}$ ) sets the overcurrent trip level. Figure 5 shows the overcurrent trip level ( $I_{TRIP}$ ) as a function of  $R_{OCSET}$ .

Integrated buck converter



### 7.2.6 Undervoltage and overvoltage protection

With reference to Figure 1, the FB pin is connected internally to the overvoltage and undervoltage comparators, labelled OVP and UVP respectively. In normal operation, the voltage on FB is regulated at 0.8 V.

If the voltage on FB exceeds the overvoltage protection (OVP) threshold (1 V) for longer than 30  $\mu$ s, an overvoltage condition is detected, the gate drive signals to the MOSFETs are disabled, and the PIP250M latches off. To reset the latch, the PIP250M must be powered down by reducing V<sub>DDC</sub> below the power down reset threshold and then increasing V<sub>DDC</sub> back up to 5 V.

If the voltage on FB drops below the undervoltage protection (UVP) threshold (0.5 V) for longer than 30  $\mu s$ , then an undervoltage condition is detected and the gate drive signals to the MOSFET drivers are turned off. If three undervoltage pulses are detected then the PIP250M latches off. To reset the PIP250M, the supply voltage (V\_DDC) must be reduced below the power down reset threshold and then increased back up to 5 V.

Integrated buck converter

# 8. Limiting values

Table 3: Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol             | Parameter                       | Conditions                                                       |     | Min  | Max              | Unit |
|--------------------|---------------------------------|------------------------------------------------------------------|-----|------|------------------|------|
| $V_{DDC}$          | control circuit supply voltage  |                                                                  |     | -0.3 | +7               | V    |
| $V_{DDO}$          | output stage supply voltage     |                                                                  |     | -0.3 | +7               | V    |
| V <sub>PHASE</sub> | input voltage on PHASE          |                                                                  |     | -0.3 | +7               | V    |
| V <sub>OCSET</sub> | input voltage on OCSET          |                                                                  |     | -0.3 | +7               | V    |
| $V_{FB}$           | input voltage on FB             |                                                                  |     | -0.3 | +7               | V    |
| Vo                 | output voltage                  |                                                                  |     | -0.3 | $+V_{DDO} + 0.3$ | V    |
| V <sub>CB</sub>    | bootstrap voltage               |                                                                  |     | -0.3 | +15              | V    |
| I <sub>O(AV)</sub> | average output current          | T <sub>pcb</sub> ≤ 110 °C; Figure 6                              |     | -    | 15               | Α    |
| I <sub>ORM</sub>   | repetitive peak output current  | $t_p \le 10 \ \mu s$ ; duty cycle $\le 0.075$                    | [1] | -    | 200              | Α    |
| P <sub>tot</sub>   | total power dissipation         | T <sub>pcb</sub> = 25 °C                                         | [2] | -    | 20               | W    |
|                    |                                 | T <sub>pcb</sub> = 90 °C                                         | [2] | -    | 7                | W    |
| Tj                 | junction temperature            |                                                                  |     | -40  | +125             | °C   |
| T <sub>stg</sub>   | storage temperature             |                                                                  |     | -55  | +150             | °C   |
| V <sub>esd</sub>   | electrostatic discharge voltage | human body model; C = 100 pF; R = 1500 $\Omega$                  |     | -    | 2                | kV   |
|                    |                                 | machine model; C = 200 pF;<br>R = 10 $\Omega$ ; L = 0.75 $\mu$ H | [3] | -    | 200              | V    |

<sup>[1]</sup> Pulse width and repetition rate limited by maximum value of T<sub>i</sub>.

<sup>[3]</sup> The PIP250M meets class 2 for Human Body Model and class M3 for Machine Model.



<sup>[2]</sup> Assumes a thermal resistance from junction to printed-circuit board of 5 K/W

**PIP250M Philips Semiconductors** 

Integrated buck converter

# **Thermal characteristics**

Table 4: Thermal characteristics

| Symbol               | Parameter                                                 | Conditions                                                                               | Min | Тур | Max | Unit |
|----------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------|-----|-----|-----|------|
| $R_{th(j-pcb)}$      | thermal resistance from junction to printed-circuit board |                                                                                          | -   | 4   | 5   | K/W  |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient               | device mounted on FR4 printed-circuit board; copper area around device $25 \times 25$ mm |     |     |     |      |
|                      |                                                           | no thermal vias                                                                          | -   | 25  | -   | K/W  |
|                      |                                                           | with thermal vias                                                                        | -   | 20  | -   | K/W  |
|                      |                                                           | with thermal vias and forced<br>air cooling; airflow = 0.8 ms <sup>-1</sup><br>(150 LFM) | -   | 15  | -   | K/W  |
| R <sub>th(j-c)</sub> | thermal resistance from junction to case                  | measured on upper surface of package.                                                    | -   | 11  | -   | K/W  |

# 10. Characteristics

Table 5: **Characteristics** 

*V<sub>DDC</sub>* = 5 *V*; *T<sub>amb</sub>* = 25 °*C*; circuit of Figure 9 unless otherwise specified.

| Symbol                | Parameter                                          | Conditions                                                                                                        | Min  | Тур  | Max  | Unit |
|-----------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Control circ          | cuit supply                                        |                                                                                                                   |      |      |      |      |
| $V_{DDC}$             | control circuit supply voltage                     | $-40~^{\circ}\text{C} \le T_{j} \le +125~^{\circ}\text{C}$                                                        | -    | 5    | -    | V    |
| I <sub>DDC</sub>      | control circuit supply current                     |                                                                                                                   | -    | 24   | -    | mA   |
| Power dissi           | pation                                             |                                                                                                                   |      |      |      |      |
| P <sub>tot</sub>      | power dissipation                                  | $V_{DDC} = 5 \text{ V}; V_{DDO} = 5 \text{ V};$<br>$V_{O} = 2.5 \text{ V}; I_{O(AV)} = 15 \text{ A};$<br>Figure 7 | -    | 3.6  | -    | W    |
| η                     | efficiency                                         | $V_{DDC} = 5 \text{ V}; V_{DDO} = 5 \text{ V};$<br>$V_{O} = 2.5 \text{ V}; I_{O(AV)} = 15 \text{ A};$<br>Figure 8 | -    | 88   | -    | %    |
| Power-on R            | eset                                               |                                                                                                                   |      |      |      |      |
| $V_{DDC(th)su}$       | start-up threshold control circuit supply voltage  | V <sub>DDC</sub> increasing;<br>V <sub>OCSET</sub> = 4.5 V                                                        | 3.85 | 4.1  | 4.35 | V    |
| $V_{DDC(th)sd}$       | shut-down threshold control circuit supply voltage | V <sub>DDC</sub> decreasing;<br>V <sub>OCSET</sub> = 4.5 V                                                        | 3.25 | 3.7  | 3.98 | V    |
| V <sub>hys</sub>      | hysteresis                                         | V <sub>OCSET</sub> = 4.5 V                                                                                        | 0.3  | 0.5  | 0.7  | V    |
| $V_{OCSET(th)su}$     | start-up threshold voltage OCSET                   | V <sub>OCSET</sub> increasing                                                                                     | 0.8  | 1.25 | 2.0  | V    |
| Reference             |                                                    |                                                                                                                   |      |      |      |      |
| V <sub>i(ref)FB</sub> | reference voltage                                  | measured at FB pin                                                                                                | 0.78 | 0.8  | 0.82 | V    |
| Oscillator            |                                                    |                                                                                                                   |      |      |      |      |
| f <sub>osc</sub>      | oscillator frequency                               |                                                                                                                   | 250  | 300  | 350  | kHz  |
| V <sub>osc(p-p)</sub> | oscillator ramp amplitude (peak-to-peak value)     |                                                                                                                   | -    | 1.75 | -    | V    |



# Integrated buck converter

Table 5: Characteristics...continued

V<sub>DDC</sub> = 5 V; T<sub>amb</sub> = 25 °C; circuit of Figure 9 unless otherwise specified.

| Symbol             | Parameter                                  | Conditions                 | Min | Тур | Max | Unit |
|--------------------|--------------------------------------------|----------------------------|-----|-----|-----|------|
| Error amp          | lifier                                     |                            |     |     |     |      |
| G <sub>ol</sub>    | open loop gain                             |                            | -   | 35  | -   | dB   |
| GB                 | Gain bandwidth product                     |                            | -   | 17  | -   | MHz  |
| Overvoltag         | ge, overcurrent and underv                 | oltage protection          |     |     |     |      |
| $V_{FB(th)OV}$     | overvoltage threshold<br>feedback voltage  | voltage on FB increasing   | 1.0 | 1.1 | -   | V    |
| $V_{FB(th)UV}$     | undervoltage threshold<br>feedback voltage | voltage on FB decreasing   | -   | 0.5 | 0.6 | V    |
| I <sub>OCSET</sub> | OCSET sink current                         | V <sub>OCSET</sub> = 4.5 V | 35  | 40  | 45  | μΑ   |
| t <sub>D(OC)</sub> | overcurrent trip delay                     |                            | -   | 30  | -   | μs   |
| t <sub>D(UV)</sub> | undervoltage trip delay                    |                            | -   | 30  | -   | μs   |
| t <sub>SS</sub>    | soft start interval                        |                            | -   | 2   | -   | ms   |
|                    |                                            |                            |     |     |     |      |



See circuit of Figure 9.

 $V_{DDC} = 5 \text{ V}; V_{DDO} = 5 \text{ V}; V_{O} = 2.5 \text{ V}$ 



See circuit of Figure 9.

- (1)  $V_O = 3.3 \text{ V}$
- (2)  $V_0 = 2.5 \text{ V}$
- (3)  $V_0 = 1.8 \text{ V}$
- (4)  $V_0 = 1.5 \text{ V}$
- (5)  $V_0 = 1.2 \text{ V}$

Fig 7. Total power dissipation as a function of average output current; typical values.

Fig 8. Total solution efficiency as a function of average output current; typical values.

Integrated buck converter

# 11. Application information



### Integrated buck converter

# 12. Marking



TYPE No: PIP250M-NN (NN is version number)

DIFFUSION LOT No: 7 characters

MANUFACTURING CODE: see Figure 11

COUNTRY OF ORIGIN: Korea

Fig 10. SOT687-1 marking.



Fig 11. Interpretation of manufacturing code.

# 13. Package outline

HVQFN68: plastic thermal enhanced very thin quad flat package; no leads; 68 terminals; body 10 x 10 x 0.85 mm

SOT687-1



Fig 12. SOT687-1.

**Philips Semiconductors** 

Integrated buck converter

# 14. Soldering

### 14.1 Introduction to soldering HVQFN packages

The HVQFN package is a near Chip Scale Package (CSP) with a copper lead frame. It is a leadless package, where electrical contact to the printed circuit board is made through metal pads on the underside of the package. In addition to the small pads around the periphery of the package, there are large pads on the underside that provide low thermal resistance, low electrical resistance, low inductance connections between the power components inside the package and the PCB. It is this feature of the HVQFN package that makes it ideally suited for low voltage, high current DC to DC converter applications.

Electrical connection between the package and the printed circuit board is made by printing solder paste on the printed circuit board, placing the component and reflowing the solder in a convection or infra-red oven. The solder reflow process is shown in Figure 13 and the typical temperature profile is shown in Figure 14. To ensure good solder joints, the peak temperature  $T_p$  should not exceed 220° C, and the time above liquidus temperature should be less than 1.25 minutes. The ramp rate during preheat should not exceed 3 K/s. Nitrogen purge is recommended during reflow.





Fig 13. Typical reflow soldering process flow.

Fig 14. Typical reflow soldering temperature profile.

Integrated buck converter

### 14.2 Rework guidelines

Since the solder joints are largely inaccessible, only the side fillets can be touched up. If there are defects underneath the package, then the whole package has to be removed.

The first step in component removal is to reflow the solder joints. It is recommended that the board is heated from the underside using a convective heater whilst hot air or gas is directed at the upper surface of the component. Nozzles should be used to direct the hot air or gas to minimize heating of adjacent components. Excessive airflow should be avoided since this may cause the package to skew. An airflow of 15 to 20 liters per minute is usually adequate.

Once the solder joints have reflowed, the component should be lifted off the board using a vacuum pen.

The next step is to clean the solder pads using solder braid and a blade shaped soldering tool. Finally, the pads should be cleaned with a solvent. The solvent is usually specific to the type of solder paste used in the original assembly and the paste manufacturers recommendations should be followed.

# 15. Mounting

# 15.1 PCB design guidelines

The terminals on the underside of the package are rectangular in shape with a rounded edge on the inside. Electrical connection between the package and the printed-circuit board is made by printing solder paste onto the PCB footprint followed by component placement and reflow soldering. The PCB footprint shown in Figure 15 is designed to form reliable solder joints.

The use of solder resist between each solder land is recommended. PCB tracks should not be routed through the corner areas shown in Figure 15. This is because there is a small, exposed remnant of the lead frame in each corner of the package, left over from the cropping process.

Good surface flatness of the PCB lands is desirable to ensure accuracy of placement after soldering. Printed-circuit boards that are finished with a roller tin process tend to leave small lumps of tin in the corners of each land. Levelling with a hot air knife improves flatness. Alternatively, an electro-less silver or silver immersion process produces completely flat PCB lands.

**Philips Semiconductors** 



# 15.2 Solder paste printing

The process of printing the solder paste requires care because of the fine pitch and small size of the solder lands. A stencil thickness of 0.125 mm is recommended. The stencil apertures can be made the same size as the PCB lands in Figure 15.

The type of solder paste recommended for HVQFN packages is "No clean", Type 3, due to the difficulty of cleaning flux residues from beneath the package.

Integrated buck converter

# 16. Revision history

## **Table 6: Revision history**

| Rev | Date     | CPCN | Description                                                                      |
|-----|----------|------|----------------------------------------------------------------------------------|
| 02  | 20030221 | -    | Product data (9397 750 10904)                                                    |
|     |          |      | Modifications:                                                                   |
|     |          |      | <ul> <li>Table 2: Pin description OCSET changed to OCSET/ENABLE</li> </ul>       |
|     |          |      | • Section 7:                                                                     |
|     |          |      | <ul> <li>Dual supply operation deleted</li> </ul>                                |
|     |          |      | <ul> <li>Regulated output voltage section added</li> </ul>                       |
|     |          |      | <ul> <li>Overcurrent protection description clarified</li> </ul>                 |
|     |          |      | <ul> <li>Figure 5 revised</li> </ul>                                             |
|     |          |      | • Table 5:                                                                       |
|     |          |      | <ul> <li>Typical value of I<sub>DDC</sub> changed from 20 mA to 24 mA</li> </ul> |
|     |          |      | - Efficiency added                                                               |
|     |          |      | • Figure 8 added.                                                                |
| 01  | 20021018 | -    | Objective data (9397 750 10579)                                                  |

#### Integrated buck converter

### 17. Data sheet status

| Level | Data sheet status <sup>[1]</sup> | Product status <sup>[2][3]</sup> | Definition                                                                                                                                                                                                                                                                                     |
|-------|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                   | Development                      | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                    |
| II    | Preliminary data                 | Qualification                    | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data                     | Production                       | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

- [1] Please consult the most recently issued data sheet before initiating or completing a design.
- [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
- [3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

### 18. Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### 19. Disclaimers

**Life support** — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

### **Contact information**

For additional information, please visit http://www.semiconductors.philips.com.
For sales office addresses, send e-mail to: sales.addresses@www.semiconductors.philips.com.

Fax: +31 40 27 24825

### Integrated buck converter

## **Contents**

| 1              | Description                                                   | 1 |
|----------------|---------------------------------------------------------------|---|
| 2              | Features                                                      | 1 |
| 3              | Applications                                                  | 1 |
| 4              | Ordering information                                          | 1 |
| 5              | Block diagram                                                 | 2 |
| 6              | Pinning information                                           |   |
| 6.1            | Pinning                                                       |   |
| 6.2            | Pin description                                               |   |
| 7              | Functional description                                        |   |
| 7.1            | Pin functions                                                 | 4 |
| 7.1.1          | Output stage supply (V <sub>DDO</sub> , V <sub>SSO</sub> )    | 4 |
| 7.1.2          | Output voltage (VO)                                           | 4 |
| 7.1.3          | Control circuit supply (V <sub>DDC</sub> , V <sub>SSC</sub> ) |   |
| 7.1.4          | Bootstrap capacitor connection (CB)                           |   |
| 7.1.5          | Voltage feedback pin (FB)                                     | 4 |
| 7.1.6          | Current limit set and enable                                  |   |
| 7 4 7          | input (OCSET/ENABLE)                                          |   |
| 7.1.7          | Sense connection for current limit (PHASE)                    |   |
| 7.2            | Operation                                                     |   |
| 7.2.1          | Single supply operation                                       |   |
| 7.2.2          | Regulated output voltage                                      |   |
| 7.2.3          | Power on reset                                                |   |
| 7.2.4<br>7.2.5 | Soft start                                                    |   |
| 7.2.5<br>7.2.6 | Undervoltage and overvoltage protection                       |   |
|                |                                                               |   |
| 8              | Limiting values                                               |   |
| 9              | Thermal characteristics                                       |   |
| 10             | Characteristics                                               |   |
| 11             | Application information 1                                     | 1 |
| 12             | Marking                                                       | 2 |
| 13             | Package outline                                               | 3 |
| 14             | Soldering 1                                                   | 4 |
| 14.1           | _                                                             | 4 |
| 14.2           |                                                               | 5 |
| 15             | Mounting 1                                                    | 5 |
| 15.1           |                                                               | 5 |
| 15.2           |                                                               | 6 |
| 16             |                                                               | 7 |
| 17             | -                                                             | 8 |
| 18             |                                                               | 8 |
| 10<br>19       |                                                               | 8 |
| 13             | Discianners 1                                                 | o |

# © Koninklijke Philips Electronics N.V. 2003. Printed in The Netherlands

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Date of release: 21 February 2003

Document order number: 9397 750 10904

