# Very Low Power/Voltage CMOS SRAM 128K x 16 or 256K x 8 bit switchable # BS616LV2025 #### **■ FEATURES** • Very low operation voltage: 4.5 ~ 5.5V Very low power consumption : Vcc = 5.0V C-grade: 40mA (Max.) operating current I-grade: 45mA (Max.) operating current 0.6uA (Typ.) CMOS standby current · High speed access time : -70 70ns (Max.) at Vcc = 5.0V -55 55ns (Max.) at Vcc = 5.0V · Automatic power down when chip is deselected Three state outputs and TTL compatible Fully static operation Data retention supply voltage as low as 1.5V • Easy expansion with CE1. CE2 and OE options • I/O Configuration x8/x16 selectable by CIO. LB and UB pin #### ■ DESCRIPTION The BS616LV2025 is a high performance, very low power CMOS Static Random Access Memory organized as 131,072 words by 16 bits or 262,144 bytes by 8 bits selectable by CIO pin and operates from a wide range of 4.5V to 5.5V supply voltage. Advanced CMOS technology and circuit techniques provide both high speed and low power features with a typical CMOS standby current of 0.6uA and maximum access time of 55ns in 5V operation. Easy memory expansion is provided by active HIGH chip enable2 (CE2), active LOW chip enable1( $\overline{CE1}$ ), active LOW output enable( $\overline{OE}$ ) and three-state output drivers. The BS616LV2025 has an automatic power down feature, reducing the power consumption significantly when chip is deselected. The BS616LV2025 is available in DICE form and 48-pin BGA type. #### **■ PRODUCT FAMILY** | | | | SPEED | POWER DIS | SIPATION | | |-------------------|--------------------------|--------------|----------|--------------------------|-------------------------|-------------| | PRODUCT<br>FAMILY | OPERATING<br>TEMPERATURE | Vcc<br>RANGE | ( ns ) | STANDBY<br>(ICCSB1, Max) | Operating<br>(Icc, Max) | PKG TYPE | | IAWILI | TEMPERATORE | KANGL | Vcc=5.0V | Vcc=5.0V | Vcc=5.0V | | | BS616LV2025DC | +0°C to +70°C | 4 5V ~ 5 5V | 70 / 55 | 6uA | 40mA | DICE | | BS616LV2025AC | +0 010+70 0 | 4.50 ~ 5.50 | 70755 | OUA | 40111A | BGA-48-0608 | | BS616LV2025DI | -40 °C to +85 °C | 4.5V ~ 5.5V | 70 / 55 | 25uA | 45mA | DICE | | BS616LV2025AI | -40 C 10 +65 C | 4.50 ~ 5.50 | 70 / 55 | ZOUA | 45IIIA | BGA-48-0608 | #### **■ PIN CONFIGURATION** | | 1 | 2 | 3 | 4 | 5 | 6 | |---|------------|------------------------|--------------|--------------|--------------|-----------| | A | (IB) | (OE) | (A0) | <b>(A1</b> ) | (A2) | CE2 | | В | <b>D8</b> | $\overline{\text{UB}}$ | <b>A3</b> | <b>A4</b> | Œ1 | <b>D0</b> | | С | <b>D9</b> | <b>D10</b> | <b>(A5</b> ) | <b>(A6</b> ) | <b>D1</b> | <b>D2</b> | | D | vss | <b>D11</b> | NC | <b>(A7</b> ) | <b>D3</b> | VCC | | Е | vcc | <b>D12</b> | NC | <b>A16</b> | <b>D4</b> | VSS | | F | <b>D14</b> | <b>D13</b> | <b>A14</b> ) | <b>A15</b> | <b>D5</b> | <b>D6</b> | | G | <b>D15</b> | CIO | <b>A12</b> | <b>A13</b> | WE | <b>D7</b> | | Н | NC | (A8) | <b>A9</b> | <b>A10</b> | <b>A11</b> ) | SAE | 48 BALL CSP - TOP VIEW #### **■ BLOCK DIAGRAM** Brilliance Semiconductor, Inc. reserves the right to modify document contents without notice. # **■ PIN DESCRIPTIONS** | Name | Function | |----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0-A16 Address Input | These 17 address inputs select one of the 131,072 x 16-bit words in the RAM. | | SAE Address Input | This address input incorporates with the above 17 address input select one of the 262,144 x 8-bit bytes in the RAM if the CIO is LOW. Don't use when CIO is HIGH. | | CIO x8/x16 select input | This input selects the organization of the SRAM. 131,072 x 16-bit words configuration is selected if CIO is HIGH. 262,144 x 8-bit bytes configuration is selected if CIO is LOW. | | CE1 Chip Enable 1 Input<br>CE2 Chip Enable 2 Input | CE1 is active LOW and CE2 is active HIGH. Both chip enables must be active to read from or write to the device. If either chip enable is not active, the device is deselected and is in a standby power mode. The DQ pins will be in the high impedance state when the device is deselected. | | WE Write Enable Input | The write enable input is active LOW and controls read and write operations. With the chip selected, when $\overline{\text{WE}}$ is HIGH and $\overline{\text{OE}}$ is LOW, output data will be present on the DQ pins; when $\overline{\text{WE}}$ is LOW, the data present on the DQ pins will be written into the selected memory location. | | OE Output Enable Input | The output enable input is active LOW. If the output enable is active while the chip is selected and the write enable is inactive, data will be present on the DQ pins and they will be enabled. The DQ pins will be in the high impedance state when $\overline{OE}$ is inactive. | | LB and UB Data Byte Control Input | Lower byte and upper byte data input/output control pins. The chip is deselected when both $\overline{LB}$ and $\overline{UB}$ pins are HIGH. | | D0 - D15 Data Input/Output Ports | These 16 bi-directional ports are used to read data from or write data into the RAM. | | Vcc | Power Supply | | Gnd | Ground | ## **■ TRUTH TABLE** | MODE | CE1 | CE2 | ŌĒ | WE | CIO | ĪВ | ŪB | SAE | D0~7 | D8~15 | VCC Current | |---------------------------------|-----|-----|----|----|-----|----|----|-----|--------|--------|----------------------------------------| | Fully Standby | н | х | x | x | Х | х | х | х | High-Z | High-Z | I <sub>CCSB</sub> , I <sub>CCSB1</sub> | | | Х | L | | | | Х | Х | | | | | | Output Disable | L | н | н | Н | Х | Х | Х | х | High-Z | High-Z | Icc | | | | | | | | L | Н | | Dout | High-Z | | | Read from SRAM | L | н | L | н | Н | н | L | х | High-Z | Dout | Icc | | ( WORD mode ) | | | | | | L | L | | Dout | Dout | | | | | | | | | L | н | | Din | х | | | Write to SRAM | L | н | х | L | н | Н | L | х | Х | Din | Icc | | ( WORD mode ) | | | | | | L | L | | Din | Din | | | Read from SRAM<br>( BYTE Mode ) | L | н | L | Ħ | L | х | х | A-1 | Dout | High-Z | lcc | | Write to SRAM<br>( BYTE Mode ) | L | н | x | ٦ | L | х | х | A-1 | Din | x | Icc | #### ■ ABSOLUTE MAXIMUM RATINGS(1) | SYMBOL | PARAMETER | RATING | UNITS | |--------|-----------------------------------------|--------------------|-------| | V TERM | Terminal Voltage with<br>Respect to GND | -0.5 to<br>Vcc+0.5 | V | | T BIAS | Temperature Under Bias | -40 to +125 | °C | | T STG | Storage Temperature | -60 to +150 | °C | | Рт | Power Dissipation | 1.0 | W | | I OUT | DC Output Current | 20 | mA | Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ### **■ OPERATING RANGE** | RANGE | AMBIENT<br>TEMPERATURE | Vcc | |------------|------------------------|-------------| | Commercial | 0 ° C to +70 ° C | 4.5V ~ 5.5V | | Industrial | -40 ° C to +85 ° C | 4.5V ~ 5.5V | ## **■** CAPACITANCE <sup>(1)</sup> (TA = 25°C, f = 1.0 MHz) | SYMBOL | PARAMETER | CONDITIONS | MAX. | UNIT | |--------|-----------------------------|------------|------|------| | CIN | Input<br>Capacitance | VIN=0V | 6 | pF | | CDQ | Input/Output<br>Capacitance | VI/O=0V | 8 | pF | <sup>1.</sup> This parameter is guaranteed and not 100% tested. # ■ DC ELECTRICAL CHARACTERISTICS (TA = 0°C to +70°C) | PARAMETER<br>NAME | PARAMETER | TEST CONDITIONS | | MIN. | TYP. <sup>(1)</sup> | MAX. | UNITS | |-------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|---------------------|---------|-------| | VIL | Guaranteed Input Low Voltage (2) | | Vcc=5.0V | -0.5 | | 0.8 | V | | VIH | Guaranteed Input High Voltage (2) | | Vcc=5.0V | 2.2 | | Vcc+0.2 | V | | I⊫ | Input Leakage Current | Vcc = Max, V <sub>IN</sub> = 0V to Vcc | | | | 1 | uA | | ILO | Output Leakage Current | Vcc = Max, $\overline{CE1}$ = VHOR CE2=VILOR $\overline{OE}$ = VH, VHO = OV to Vcc | | | | 1 | uA | | V OL | Output Low Voltage | Vcc = Max, IoL= 2mA | Vcc=5.0V | | | 0.4 | V | | V он | Output High Voltage | Vcc = Min, I <sub>OH</sub> = -1mA | Vcc=5.0V | 2.4 | | | V | | Icc | Operating Power Supply<br>Current | $V_{CC}$ = Max, $\overline{CE1}$ = $V_{L}$ , $CE2$ = $V_{IH}$ $I_{DQ}$ = 0mA, $F$ = $Fmax$ $^{(3)}$ | Vcc=5.0V | | | 40 | mA | | I CCSB | Standby Current-TTL | Vcc = Max, <del>CE1</del> = V <sub>IH</sub> or CE2=V <sub>IL</sub><br>I <sub>DQ</sub> = 0mA | Vcc=5.0V | | | 1 | mA | | I CCSB1 | Standby Current-CMOS | $\label{eq:vcc-0.2V} \begin{array}{l} \text{Vcc} = \text{Max}, \ \overline{\text{CE}}1 {\geqq} \text{Vcc-0.2V} \text{ or} \\ \text{CE2} {\leqq} 0.2\text{V}, \\ \text{Other inputs} {\geqq} \text{Vcc - 0.2V} \text{ or} \\ \text{V}_{\text{IN}} {\leqq} 0.2\text{V} \end{array}$ | Vcc=5.0V | | 0.6 | 6 | uA | <sup>1.</sup> Typical characteristics are at TA = 25°C. <sup>2.</sup> These are absolute values with respect to device ground and all overshoots due to system or tester notice are included. <sup>3.</sup> Fmax = $1/t_{RC}$ . ## ■ DATA RETENTION CHARACTERISTICS (TA = 0 to + 70°C) | SYMBOL | PARAMETER | TEST CONDITIONS | MIN. | TYP. (1) | MAX. | UNITS | |-------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----------|------|-------| | $V_{DR}$ | Vcc for Data Retention | $\label{eq:center_constraints} \begin{array}{c} \overline{\text{CE1}} \; \geqq \; \text{Vcc - 0.2V or CE2} \; \leqq \; 0.2\text{V}, \\ V_{\text{IN}} \; \geqq \; \text{Vcc - 0.2V or V}_{\text{IN}} \; \leqq \; 0.2\text{V} \end{array}$ | 1.5 | | | ٧ | | I <sub>CCDR</sub> | Data Retention Current | $ \begin{array}{c c} \overline{\text{CE1}} \; \geq \; \text{Vcc - 0.2V or CE2} \; \leq \; 0.2\text{V}, \\ V_{\text{IN}} \; \geq \; \text{Vcc - 0.2V or V}_{\text{IN}} \; \leq \; 0.2\text{V} \\ \end{array} $ | | 0.05 | 1.5 | uA | | t <sub>CDR</sub> | Chip Deselect to Data<br>Retention Time | See Retention Waveform | 0 | | | ns | | t <sub>R</sub> | Operation Recovery Time | Gee Netention wavelonii | T <sub>RC</sub> <sup>(2)</sup> | | | ns | <sup>1.</sup> Vcc = 1.5V, T<sub>A</sub> = + 25°C # ■ LOW V<sub>CC</sub> DATA RETENTION WAVEFORM (1) ( CE1 Controlled ) # ■ LOW V<sub>CC</sub> DATA RETENTION WAVEFORM (2) ( CE2 Controlled ) <sup>2.</sup> t<sub>RC</sub> = Read Cycle Time ## ■ AC TEST CONDITIONS | Input Pulse Levels | Vcc/0V | |---------------------------|--------| | Input Rise and Fall Times | 1V/ns | | Input and Output | | | Timing Reference Level | 0.5Vcc | ## ■ AC TEST LOADS AND WAVEFORMS ## **■ KEY TO SWITCHING WAVEFORMS** # ■ AC ELECTRICAL CHARACTERISTICS (TA = 0 to + 70°C, Vcc = 5.0V) READ CYCLE | JEDEC<br>PARAMETER<br>NAME | PARAMETER<br>NAME | DESCRIPTION | | | E TIME | | | TYP. | | UNIT | |----------------------------|-------------------|------------------------------------|-----------------------------------|----|--------|----|----|------|----|------| | t <sub>avax</sub> | t <sub>RC</sub> | Read Cycle Time | | 70 | | | 55 | | - | ns | | t <sub>AVQV</sub> | t <sub>AA</sub> | Address Access Time | | - | | 70 | | | 55 | ns | | t <sub>E1LQV</sub> | t <sub>ACS1</sub> | Chip Select Access Time | (CE1) | | | 70 | | | 55 | ns | | t <sub>E2LQV</sub> | t <sub>ACS2</sub> | Chip Select Access Time | (CE2) | - | | 70 | | | 55 | ns | | t <sub>BA</sub> | t <sub>BA</sub> | Data Byte Control Access Time | ( <del>LB</del> , <del>UB</del> ) | | | 35 | | | 30 | ns | | t <sub>GLQV</sub> | t <sub>oe</sub> | Output Enable to Output Valid | | - | | 35 | | | 30 | ns | | t <sub>ELQX</sub> | t <sub>cLZ</sub> | Chip Select to Output Low Z | (CE1,CE2) | 10 | | | 10 | | | ns | | t <sub>BE</sub> | t <sub>BE</sub> | Data Byte Control to Output Low Z | $(\overline{LB},\overline{UB})$ | 10 | | | 10 | | | ns | | t <sub>GLQX</sub> | t <sub>oLZ</sub> | Output Enable to Output in Low Z | | 10 | | | 10 | | | ns | | t <sub>EHQZ</sub> | t <sub>cHZ</sub> | Chip Deselect to Output in High Z | (CE1,CE2) | | | 35 | | | 30 | ns | | t <sub>BDO</sub> | t <sub>BDO</sub> | Data Byte Control to Output High Z | ( <del>LB</del> , <del>UB</del> ) | | | 35 | | | 30 | ns | | t <sub>GHQZ</sub> | t <sub>oHZ</sub> | Output Disable to Output in High Z | | | - | 30 | | | 25 | ns | | t <sub>AXOX</sub> | t <sub>oн</sub> | Data Hold from Address Change | | 10 | | | 10 | | | ns | NOTE: tbA is 70ns/55ns (@speed=70ns/55ns) without address toggle. <sup>1.</sup> t<sub>BA</sub> is 35ns/30ns (@speed=70ns/55ns) with address toggle. ## ■ SWITCHING WAVEFORMS (READ CYCLE) #### NOTES - 1. WE is high in read Cycle. - 2. Device is continuously selected when $\overline{CE1}$ = $V_{IL}$ and CE2 = $V_{IH}$ . - 3. Address valid prior to or coincident with CE1 transition low and CE2 transition high. - 4. <del>OE</del> = V<sub>IL</sub>. - Transition is measured ±500mV from steady state with CL = 30pF as shown in Figure 1B. The parameter is guaranteed but not 100% tested. # ■ AC ELECTRICAL CHARACTERISTICS (TA = 0 to + 70°C, Vcc = 5.0V) ## WRITE CYCLE | JEDEC<br>PARAMETER<br>NAME | PARAMETER<br>NAME | DESCRIPTION | | E TIME : | | | E TIME<br>TYP. | | UNIT | |----------------------------|-------------------|------------------------------------------------------------------|----|----------|----|----|----------------|----|------| | t <sub>AVAX</sub> | t <sub>wc</sub> | Write Cycle Time | 70 | | | 55 | | | ns | | t <sub>E1LWH</sub> | t <sub>cw</sub> | Chip Select to End of Write | 70 | | | 55 | | | ns | | t <sub>avw</sub> L | t <sub>as</sub> | Address Setup Time | 0 | | | 0 | | | ns | | t <sub>avwh</sub> | t <sub>AW</sub> | Address Valid to End of Write | 70 | | | 55 | | | ns | | t <sub>wLWH</sub> | t <sub>wp</sub> | Write Pulse Width | 35 | | | 30 | | | ns | | t <sub>whax</sub> | t <sub>wr</sub> | Write recovery Time (CE2, CE1, WE) | 0 | | | 0 | | | ns | | t <sub>BW</sub> | t <sub>sw</sub> | Date Byte Control to End of Write (\overline{LB}, \overline{UB}) | 30 | | | 25 | | - | ns | | t <sub>wLQZ</sub> | t <sub>whz</sub> | Write to Output in High Z | | | 30 | | | 25 | ns | | t <sub>DVWH</sub> | t <sub>DW</sub> | Data to Write Time Overlap | 30 | | | 25 | | | ns | | t <sub>whdx</sub> | t <sub>DH</sub> | Data Hold from Write Time | 0 | | | 0 | | | ns | | t <sub>GHQZ</sub> | t <sub>onz</sub> | Output Disable to Output in High Z | | | 30 | | | 25 | ns | | t <sub>whox</sub> | t <sub>ow</sub> | End of Write to Output Active | 5 | | | 5 | | | ns | NOTE: # ■ SWITCHING WAVEFORMS (WRITE CYCLE) <sup>1.</sup> taw is 30ns/25ns (@speed=70ns/55ns) with address toggle.; taw is 70ns/55ns (@speed=70ns/55ns) without address toggle. #### WRITE CYCLE2 (1,6) ### NOTES: - 1. WE must be high during address transitions. - 2. The internal write time of the memory is defined by the overlap of CE2, CE1 and WE low. All signals must be active to initiate a write and any one signal can terminate a write by going inactive. The data input setup and hold timing should be referenced to the second transition edge of the signal that terminates the write. - 3. Two is measured from the earlier of CE2 going low, or $\overline{\text{CE1}}$ or $\overline{\text{WE}}$ going high at the end of write cycle. - During this period, DQ pins are in the output state so that the input signals of opposite phase to the outputs must not be applied. - 5. If the CE2 high transition or CE1 low transition or LB, UB low transition occurs simultaneously with the WE low transitions or after the WE transition, output remain in a high impedance state. - 6. $\overline{OE}$ is continuously low ( $\overline{OE} = V_{IL}$ ). - 7. DOUT is the same phase of write data of this write cycle. - 8. DOUT is the read data of next address. - 9. If CE2 is high or $\overline{\text{CE1}}$ is low during this period, DQ pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them. - 10. Transition is measured $\pm$ 500mV from steady state with CL = 30pF as shown in Figure 1B. The parameter is guaranteed but not 100% tested. - 11. T<sub>CW</sub> is measured from the later of CE2 going high or CE1 going low to the end of write. #### **■ ORDERING INFORMATION** #### Note BSI (Brilliance Semiconductor Inc.) assumes no responsibility for the application or use of any product or circuit described herein. BSI does not authorize its product for use as critical components in any application in which the failure of the BSI product may be expected to result in significant injury or death, including life-support systems and critical medical instruments. #### **■ PACKAGE DIMENSIONS** TOP VIEW 48 mini-BGA (6 x 8mm) #### NOTES - 1: CONTROLLING DIMENSIONS ARE IN MILLIMETERS. - 2: PIN#1 DOT MARKING BY LASER OR PAD PRINT. - 3: SYMBOL "N" IS THE NUMBER OF SOLDER BALLS. | BALL PITCH e = 0.75 | | | | | |---------------------|-----|----|------|------| | D | Е | N | D1 | E1 | | 8.0 | 6.0 | 48 | 5.25 | 3.75 | VIEW A