

## SPICE Device Model Si7446DP Vishay Siliconix

# N-Channel 30-V (D-S), Fast Switching MOSFET

#### **CHARACTERISTICS**

- N-Channel Vertical DMOS
- Macro Model (Subcircuit Model)
- Level 3 MOS

- · Apply for both Linear and Switching Application
- Accurate over the -55 to 125°C Temperature Range
- Model the Gate Charge, Transient, and Diode Reverse Recovery Characteristics

#### DESCRIPTION

The attached spice model describes the typical electrical characteristics of the n-channel vertical DMOS. The subcircuit model is extracted and optimized over the -55 to  $125^{\circ}$ C temperature ranges under the pulsed 0 to 5V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage.

#### SUBCIRCUIT MODEL SCHEMATIC

A novel gate-to-drain feedback capacitance network is used to model the gate charge characteristics while avoiding convergence difficulties of the switched  $C_{gd}$  model. All model parameter values are optimized to provide a best fit to the measured electrical data and are not intended as an exact physical interpretation of the device.



This document is intended as a SPICE modeling guideline and does not constitute a commercial product data sheet. Designers should refer to the appropriate data sheet of the same number for guaranteed specification limits.

## SPICE Device Model Si7446DP Vishay Siliconix

| SPECIFICATIONS (T <sub>J</sub> = $25^{\circ}$ C UNLESS OTHERWISE NOTED) |                        |                                                                                                                                      |         |      |
|-------------------------------------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------|------|
| Parameter                                                               | Symbol                 | Test Conditions                                                                                                                      | Typical | Unit |
| Static                                                                  |                        |                                                                                                                                      |         |      |
| Gate Threshold Voltage                                                  | V <sub>GS(th)</sub>    | $V_{DS}$ = $V_{GS}$ , $I_D$ = 250 $\mu$ A                                                                                            | 1.89    | V    |
| On-State Drain Current <sup>a</sup>                                     | I <sub>D(on)</sub>     | $V_{\text{DS}} \geq 5$ V, $V_{\text{GS}}$ = 10 V                                                                                     | 759     | А    |
| Drain-Source On-State Resistance <sup>a</sup>                           | r <sub>DS(on)</sub>    | $V_{GS}$ = 10 V, I <sub>D</sub> = 19 A                                                                                               | 0.0061  | Ω    |
|                                                                         |                        | $V_{GS}$ = 4.5 V, I <sub>D</sub> = 17 A                                                                                              | 0.0086  |      |
| Forward Transconductance <sup>a</sup>                                   | <b>g</b> <sub>fs</sub> | $V_{\rm DS}$ = 15 V, I <sub>D</sub> = 19 A                                                                                           | 55      | S    |
| Diode Forward Voltage <sup>a</sup>                                      | V <sub>SD</sub>        | $I_{\rm S}$ = 4.3 A, $V_{\rm GS}$ = 0 V                                                                                              | 0.83    | V    |
| Dynamic <sup>b</sup>                                                    |                        |                                                                                                                                      |         |      |
| Total Gate Charge <sup>b</sup>                                          | Qg                     | $V_{\rm DS}$ = 15 V, $V_{\rm GS}$ = 5 V, $I_{\rm D}$ = 19 A                                                                          | 36      | nC   |
| Gate-Source Charge <sup>b</sup>                                         | Q <sub>gs</sub>        |                                                                                                                                      | 14      |      |
| Gate-Drain Charge <sup>b</sup>                                          | Q <sub>gd</sub>        |                                                                                                                                      | 12      |      |
| Turn-On Delay Time <sup>b</sup>                                         | t <sub>d(on)</sub>     | $V_{\text{DD}}$ = 15 V, R <sub>L</sub> = 15 $\Omega$ I <sub>D</sub> $\cong$ 1A, V <sub>GEN</sub> = 10 V, R <sub>G</sub> = 6 $\Omega$ | 18      | ns   |
| Rise Time <sup>b</sup>                                                  | tr                     |                                                                                                                                      | 37      |      |
| Turn-Off Delay Time <sup>b</sup>                                        | t <sub>d(off)</sub>    |                                                                                                                                      | 39      |      |
| Fall Time <sup>b</sup>                                                  | t <sub>f</sub>         |                                                                                                                                      | 108     |      |
| Source-Drain Reverse Recovery Time                                      | t <sub>rr</sub>        | I <sub>F</sub> = 2.3 A, di/dt = 100 A/μs                                                                                             | 49      |      |

Notes

a. Pulse test; pulse width  $\leq$  300 µs, duty cycle  $\leq$  2%. b. Guaranteed by design, not subject to production testing.

VISHAY



### SPICE Device Model Si7446DP Vishay Siliconix

COMPARISON OF MODEL WITH MEASURED DATA (TJ=25°C UNLESS OTHERWISE NOTED)



Note: Dots and squares represent measured data.