## NCP5008, NCP5009

## Backlight LED Boost Driver

The NCP5008/NCP5009 is a high efficiency boost converter operating in current loop control mode to drive Light Emitting Diode. The current mode regulation allows a uniform brightness of the LEDs.

## Features

- 2.7 to 6.0 V Input Voltage Range
- Output Voltage from $\mathrm{V}_{\text {bat }}$ to 15 V
- $3.0 \mu \mathrm{~A}$ Quiescent Supply Current
- Automatically LEDs Current Matching
- No External Sense Resistor
- Includes Dimming Function
- Programmable or Automatic Current Output Mode
- LOCAL or REMOTE Control Facility
- Photo Transistor Sense Feedback Input
- Inductor Based Converter brings High Efficiency
- Low Noise DC/DC Converter
- All Pins are Fully ESD Protected


## Typical Applications

- LED Display Back Light Control
- High Efficiency Step Up Converter


Figure 1. Typical Battery Powered LED Boost Driver


See detailed ordering and shipping information in the package dimensions section on page 18 of this data sheet.

BACK LIGHT WHITE LED CURRENT DRIVE CONTROLLER


NOTE: This functionality is NOT implemented on the NCP5008 type.

Figure 2. Block Diagram

PIN FUNCTION DESCRIPTION

| Pin | Symbol | Type | Description |
| :---: | :---: | :---: | :---: |
| 1 | $\mathrm{I}_{\text {ref }}$ | INPUT | This pin provides the output current range adjustment by means of a resistor connected to ground. The current output tolerance depends upon the accuracy of this resistor. Using a $\pm 1 \%$ metal film resistor, or better, yields the best output current accuracy. |
| 2 | PHOTO | SIGNAL | This pin provides an access to the output current control loop for the NCP5009 version. The current sunk to ground from this pin is subtracted from the output current mirror. Primary use is the ambient light automatic adjustment by means of an external photo transistor connected across this pin and ground. The output current decreases as the ambient light increases. The internal circuit provides a $1 / 1$ current ratio with the $I_{\text {ref }}$ defined by the resistor connected from pin 1 to ground. This current shall be limited to $65 \mu \mathrm{~A}$. <br> This functionality is NOT implemented on the NCP5008 type. |
| 3 | $\overline{\mathrm{CS}}$ | INPUT | Negative going Chip Select logic input. This pin is used to select the NCP5008/ NCP5009 and validate the clock/data when $\overline{C S}=$ Low. The internal shift register is automatically clear to zero upon the falling edge, thanks to a 20 ns built-in one shoot. The built-in pull-up resistor disables the device when the $\overline{\mathrm{CS}}$ pin is left open. |
| 4 | VBIAS | POWER | This pin should be connected to $\mathrm{V}_{\text {bat }}$ - |
| 5 | CLOCK | INPUT | The clock signal connected to this pin is used to serially shift right the internal preset high logic level. The clock is valid between the falling edge and until the rising edge of the $\overline{\mathrm{CS}}$. There is neither a feedback nor an overflow control. If the clock count exceeds 8 bits, the internal register is clear, the output current is forced to zero and the device comes back to the shutdown mode. |
| 6 | LOCAL | INPUT | This pin is used to select the mode of operation. <br> - When $\overline{\text { LOCAL }}=$ High or Open, the chip is controlled by two digital lines: $\overline{\mathrm{CS}}$ and CLOCK. The output current is programmed by the logic control of these pins, allowing a current adjustment within the range defined by the $I_{\text {ref }}$ resistor. <br> - When $\overline{\mathrm{LOCAL}}=$ Low, the chip is turned ON /OFF by means of the $\overline{\mathrm{CS}}$ line, the CLOCK pins being deactivated. The output current is constant, as defined by the $I_{\text {ref }}$ resistor value. <br> In order to minimize the standby current a dynamic pull-up resistor is activated when POR is High, this pull-up resistor being disconnected when $\overline{\text { COCAL }}=$ Low. |
| 7 | GND | POWER | This pin is the system ground for the NCP5008/NCP5009 and carries both the Power and the Digital signals. High quality ground must be provided to avoid spikes and/or uncontrolled operation. Care must be observed to avoid high-density current flow in a limited PCB copper track. |
| 8 | L2 | POWER | This pin is the power side of the external inductor and must be connected either to the external Schottky diode (see Figure 22) or directly to one external LED (see Figure 23). It provides the output current to the load. Since the boost converter operates in a current loop mode, the output voltage can range up to +15 V but shall not extend this limit. The user must make sure this voltage will not be exceeded during the normal operation of this part. <br> An external low cost ceramic capacitor ( $2.2 \mu \mathrm{~F} / 16 \mathrm{~V}, \mathrm{ESR}<100 \mathrm{~m} \Omega$ ) is recommended to smooth the current flowing into the diode(s), thus limiting the noise created by the fast transients present in this circuitry. <br> Care must be observed to avoid EMI though the PCB copper tracks connected to this pin. |
| 9 | L1 | POWER | The return side of the external inductor shall be connected to this pin. Typical application will use a $22 \mu \mathrm{H}$, size 1210, to handle the 2.8 to 364 mA max range. On the other hand, when the desired output current is above 20 mA , the inductor shall have an ESR $<1.0 \Omega$. The output current tolerance can be improved by using a larger inductor value. |
| 10 | $\mathrm{V}_{\text {bat }}$ | POWER | The external voltage supply is connected to this pin. A high quality reservoir capacitor must be connected across pin 10 and Ground to achieve the specified output voltage parameters. A $10 \mu \mathrm{~F} / 6.3 \mathrm{~V}$, low ESR capacitor must be connected as close as possible across pin 10 and ground pin 7. The X5R ceramic types are recommended. |

## NCP5008, NCP5009

## Table 1. Shift Register Bits Assignment and Functions

SetReg shift register (Note: The register content is latched upon $\overline{\mathrm{CS}}$ positive going).

|  | B7 | B6 | B5 | B4 | B3 | B2 | B1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bn Value After POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Iout Peak (mA) | $\mathrm{I}_{\text {ref }}{ }^{*} \mathrm{k}^{\star} 7.5$ | $\mathrm{I}_{\text {ref }}{ }^{*} \mathrm{k}^{*} 6.5$ | $\mathrm{I}_{\text {ref }}{ }^{*} \mathrm{k}^{*} 5.5$ | $\mathrm{I}_{\text {ref }}{ }^{*} \mathrm{k}^{*} 4.5$ | $\mathrm{Iref}^{*} \mathrm{k}^{\star} 3.5$ | $\mathrm{Iref}^{*} \mathrm{k}^{*} 2.5$ | $\mathrm{I}_{\text {ref }}{ }^{*} \mathrm{k}^{* 1.5}$ |


| LOCAL | CLOCK | CS | B1-B7 | Output Peak Current |
| :---: | :---: | :---: | :---: | :---: |
| L | X | H | X | 0 |
| L | X | L | X | $\mathrm{I}_{\text {ref }}{ }^{*}{ }^{*} 7.5$ |
| H or Open | X | H | No Change | $\mathrm{I}_{\text {ref }}{ }^{*}{ }^{*}(\mathrm{Bn}+0.5)$ |
| H or Open | $\downarrow$ | L | No Change | $\mathrm{I}_{\text {ref }}{ }^{*}{ }^{*}(\mathrm{Bn}+0.5)$ |
| H or Open | $\uparrow$ | L | $\mathrm{Q}_{\text {data }} \rightarrow \mathrm{Bn}$ | $\mathrm{I}_{\text {ref }}{ }^{*}{ }^{*}(\mathrm{Bn}+0.5)$ |

The register is clear to zero during the first 20 ns following the $\overline{\mathrm{CS}}$ falling edge.
Note:
Coefficient Value (internal ratio): $\mathrm{k}=746$
Maximum output peak current @ B7 $=1$ and Iphoto $=0 \mu \mathrm{~A}:$ Iout peak $=\mathrm{I}_{\mathrm{ref}} *(7+0.5) * 746=\mathrm{I}_{\mathrm{ref}} * 5595$

$$
I_{\text {ref }}=\frac{V_{\text {ref }}}{R 1}=\frac{1.24 \mathrm{~V}}{\mathrm{R} 1}
$$

MAXIMUM RATINGS

| Rating | Symbol | Value | Unit |
| :---: | :---: | :---: | :---: |
| Power Supply | $\mathrm{V}_{\text {bat }}, \mathrm{V}_{\text {BIAS }}$ | 7.0 | V |
| Output Power Supply Voltage Compliance | $\mathrm{V}_{\mathrm{L} 2}$ | 16 | V |
| Digital Input Voltage Digital Input Current | CLK, CS | $\begin{gathered} -0.3<\mathrm{V}<\mathrm{V}_{\text {bat }}+3.0 \mathrm{~V} \\ 1.0 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \end{gathered}$ |
| Human Body Model: $\mathrm{R}=1500 \Omega, \mathrm{C}=100 \mathrm{pF}$ | ESD | $\pm 2.0$ | kV |
| Machine Model | ESD | $\pm 200$ | V |
| Micro 10 Package <br> Power Dissipation @ $\mathrm{T}_{\mathrm{A}}=+85^{\circ} \mathrm{C}$ <br> Thermal Resistance Junction-to-Air | $\begin{gathered} \mathrm{P}_{\mathrm{D}} \\ \mathrm{R}_{\text {Thja }} \end{gathered}$ | $\begin{aligned} & 200 \\ & 200 \end{aligned}$ | $\begin{gathered} \mathrm{mW} \\ { }^{\circ} \mathrm{C} / \mathrm{W} \end{gathered}$ |
| Operating Ambient Temperature Range | $\mathrm{T}_{\mathrm{A}}$ | -25 to +85 | ${ }^{\circ} \mathrm{C}$ |
| Operating Junction Temperature Range | $\mathrm{T}_{J}$ | -25 to +125 | ${ }^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $\mathrm{T}_{\text {Jmax }}$ | +150 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $\mathrm{T}_{\text {stg }}$ | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

Maximum Ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum-rated conditions is not implied. Functional operation should be restricted to the Recommended Operating Conditions.

POWER SUPPLY SECTION $\left(-25^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}$ ambient temperature, unless otherwise noted.)

| Rating | Pin | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply | 10 | $\mathrm{V}_{\text {bat }}$ | 2.7 | - | 6.0 | V |
| Power Supply Threshold Start Up Voltage | 10 | $\mathrm{V}_{\text {batThr }}$ | - | 2.3 | 2.7 | V |
| Output Load Voltage Compliance | 8 | $\mathrm{V}_{\text {out }}$ | - | - | 15.0 | V |
| Pulsed Current Regulation Range | 8 | $\mathrm{I}_{\text {out }}$ | 0 | - | 400 | mA |
| Continuous DC Current in the Load | 8 | $\mathrm{I}_{\text {out }}$ | - | - | 75 | mA |
| $\begin{aligned} & \text { Output Pulsed Current Tolerance @ } \mathrm{V}_{\text {bat }}=3.6 \mathrm{~V}, \mathrm{~L} 1=22 \mu \mathrm{H} / 0.71 \Omega \text {, } \\ & \mathrm{R}_{\text {ref }} \pm 1 \%, \mathrm{I}_{\text {LED }}=20 \mathrm{~mA}(\text { Note } 1) \end{aligned}$ | 8 | $\mathrm{I}_{\text {out }}$ | - | $\pm 5.0$ | - | \% |
| Output Leakage @ LOCAL $=0, \overline{\mathrm{CS}}=\mathrm{H}, \mathrm{Vout}=15 \mathrm{~V}, \mathrm{~V}_{\text {bat }}=6.0 \mathrm{~V}$ | 8 | $\mathrm{I}_{\text {out }}$ | - | - | 500 | nA |
| Standby Current @ lout = 0 mA, $\overline{\mathrm{CS}}=\mathrm{H}, \mathrm{CLK}=\mathrm{H}, \mathrm{V}_{\text {bat }}=\mathrm{V}_{\text {BIAS }}=3.6 \mathrm{~V}$ | 10 | $\mathrm{I}_{\text {stdb }}$ | - | 3.0 | - | $\mu \mathrm{A}$ |
| Standby Current @ lout = 0 mA, $\overline{\mathrm{CS}}=\mathrm{H}, \mathrm{CLK}=\mathrm{H}, \mathrm{V}_{\text {bat }}=\mathrm{V}_{\text {BIAS }}=6.0 \mathrm{~V}$ | 10 | $\mathrm{I}_{\text {stdb }}$ | - | - | 10 | $\mu \mathrm{A}$ |
| $\begin{aligned} & \text { Operating Current @ } \mathrm{V}_{\text {bat }}=\mathrm{V}_{\text {BIAS }}=3.6 \mathrm{~V}, \mathrm{I}_{\text {ref }}=30 \mu \mathrm{~A}, \mathrm{CLK}=\mathrm{H}, \overline{\mathrm{CS}}=\mathrm{L} \text {, } \\ & \text { LOCAL = Open } \end{aligned}$ | 10 | $\mathrm{l}_{\text {ope }}$ | - | 600 | - | $\mu \mathrm{A}$ |
| $\begin{aligned} & \text { Boost Internal Oscillator Clock @ L1 }=22 \mu \mathrm{H}, \mathrm{~V}_{\text {bat }}=\mathrm{V}_{\text {BIAS }}=3.6 \mathrm{~V} \text {, } \\ & \text { lout }=20 \mathrm{~mA}(\text { Vout }=14 \mathrm{~V}) \end{aligned}$ | - | $\mathrm{F}_{\text {osc }}$ | - | 300 | - | kHz |

1. The tolerance refers to the 20 mA to 70 mA current range.

DIGITAL SECTION $\left(-25^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}$ ambient temperature, unless otherwise noted.)

| Rating | Pin | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| High Level Input Voltage Low Level Input Voltage Input Capacitance | 3, 5 | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IL}} \\ & \mathrm{C}_{\mathrm{in}} \end{aligned}$ | $0.7^{*} V_{\text {bat }}$ | $10$ | $\begin{gathered} \mathrm{V}_{\text {bat }} \\ 0.3^{*} \mathrm{~V}_{\text {bat }} \end{gathered}$ | $\begin{gathered} \hline \mathrm{V} \\ \mathrm{~V} \\ \mathrm{pF} \end{gathered}$ |
| High Level Input Voltage Low Level Input Voltage Input Capacitance | 6 | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IL}} \\ & \mathrm{C}_{\mathrm{in}} \end{aligned}$ | - | $\begin{gathered} 0.6 * V_{\text {bat }} \\ 0.4 * V_{\text {bat }} \\ 10 \end{gathered}$ | - | $\begin{gathered} \hline \mathrm{V} \\ \mathrm{~V} \\ \mathrm{pF} \end{gathered}$ |
| LOCAL Pull-up Resistor | 6 | $\mathrm{R}_{\text {loc }}$ | 20 | - | 80 | k $\Omega$ |
| LOCAL Leakage Current | 9 | Loc | - | - | 100 | nA |
| $\overline{\text { CS Pull-up Resistor }}$ | 3 | $\mathrm{R}_{\text {cs }}$ | 20 | - | 80 | $\mathrm{k} \Omega$ |
| Minimum CS Low Time | 3 | Tcs ${ }_{\text {setup }}$ | 250 | - | - | ns |
| Clock Frequency | 5 | $\mathrm{F}_{\text {CLK }}$ | - | - | 5.0 | MHz |
| CLOCK tr and tf | 5 | $\operatorname{tr}_{\text {CLK }}, \mathrm{tf}_{\text {CLK }}$ | 10 | - | - | ns |
| Internal Register Clear | - | $\mathrm{t}_{\text {clear }}$ | 10 | 30 | - | ns |
| Internal Power on Reset Width | - | tPOR | - | 100 | - | us |

2. Digital inputs undershoot $<-0.30 \mathrm{~V}$, Digital inputs overshoot $<0.30 \mathrm{~V}$.

ANALOG SECTION $\left(-25^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}$ ambient temperature, unless otherwise noted.)

| Rating | Pin | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage Range Reference <br> $@ 2.5 ~$ <br> A $<\mathrm{I}_{\text {ref }}<65 \mu \mathrm{~A}($ Note 3) | 1 | $\mathrm{~V}_{\text {ref }}$ | 1.20 | 1.24 | 1.28 | V |
| Maximum Output Current Range Ratio | 8 | $\mathrm{I}_{\text {out }}$ | - | 5595 | - | - |
| Minimum Output Current Range Ratio | 8 | $\mathrm{I}_{\text {out }}$ | - | 1119 | - | - |
| Output Current Sense Resistor | 10,9 | $\mathrm{R}_{\mathrm{s}}$ | - | 1.8 | 5.0 | $\Omega$ |
| Output Voltage Range Reference <br> @ $2.5 \mu \mathrm{~A}$ < lpho $<65 \mu \mathrm{~A}$ | 2 | $\mathrm{~V}_{\text {pho }}$ | 1.20 | 1.24 | 1.28 | V |
| Output Current Stabilization tdelay following a DC/DC start up | 8 | $\mathrm{I}_{\text {outdly }}$ | - | 100 | - | $\mu \mathrm{s}$ |
| Internal NMOS Resistor @ $\mathrm{V}_{\text {bat }}=3.6 \mathrm{~V}$ | 8 | $\mathrm{QR}_{\text {DSoN }}$ | - | 2.2 | 3.0 | $\Omega$ |
| Internal Comparator Delay Time | - | $\mathrm{Td}_{\text {comp }}$ | - | 60 | - | ns |

 $\pm 5 \%$ output current tolerance.

## NCP5008, NCP5009

TYPICAL OPERATING CHARACTERISTICS
Condition: Typical Application: $\mathrm{L}=22 \mu \mathrm{H}, \mathrm{Cin}=10 \mu \mathrm{~F}$, Cout $=2.2 \mu \mathrm{~F}, \mathrm{R} 1=30 \mathrm{k} \Omega$


Figure 3. Efficiency vs. Load Current @ 4 LEDS ( $\mathrm{V}_{\text {load }}=4^{\star} \mathrm{Vf} \Rightarrow 14.2 \mathrm{~V}$ )


Figure 5. Efficiency vs. Load Current @ 2 LEDS

$$
\left(\mathrm{V}_{\text {load }}=2^{*} \mathrm{Vf} \Rightarrow 7.1 \mathrm{~V}\right)
$$



Figure 7. Efficiency vs. Load Current @ 4 LEDS
( $\mathrm{V}_{\text {load }}=2$ strings of 2 LEDs in series $=7.1 \mathrm{~V}$ )

Figure 4. Efficiency vs. Load Current @ 3 LEDS

$$
\left(\mathrm{V}_{\text {load }}=3^{*} \mathrm{Vf} \Rightarrow 10.5 \mathrm{~V}\right)
$$



Figure 6. Efficiency vs. $\mathrm{V}_{\text {bat }}$ @
$V_{\text {out }}=15 \mathrm{~V} / \mathrm{l}_{\text {led }}=20 \mathrm{~mA}$ and
$V_{\text {out }}=7.5 \mathrm{~V} / \mathrm{I}_{\text {led }}=40 \mathrm{~mA}$


Figure 8. Inductor peak Current vs.
$I_{\text {ref }} @ B n=\{1,2,3,4,5,6,7\}$

TYPICAL OPERATING CHARACTERISTICS
Condition: Typical Application: $\mathrm{L}=22 \mu \mathrm{H}, \mathrm{Cin}=10 \mu \mathrm{~F}$, Cout $=2.2 \mu \mathrm{~F}, \mathrm{R} 1=30 \mathrm{k} \Omega$


Figure 9. Load Current ( $l_{\text {led }}$ ) vs. $I_{\text {ref }}$ @ $\mathrm{V}_{\text {bat }}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {load }}=15 \mathrm{~V}$ and 10 V


Figure 11. Inductor Peak Current vs. $I_{\text {photo }} @ I_{\text {ref }}=34 \mu \mathrm{~A}$


Figure 10. Inductor Peak Current Error vs. Theoretical Inductor Peak Current


Figure 12. Stand by Current vs. $\mathrm{V}_{\text {bat }} @ \mathrm{~T}=\mathbf{2 0}{ }^{\circ} \mathrm{C}$

## NCP5008, NCP5009

TYPICAL OPERATING CHARACTERISTICS
Condition: Typical Application: $\mathrm{L}=22 \mu \mathrm{H}, \mathrm{Cin}=10 \mu \mathrm{~F}$, Cout $=2.2 \mu \mathrm{~F}, \mathrm{R} 1=30 \mathrm{k} \Omega$


Figure 13. Efficiency vs. Load Current @ 4 LEDS $\left(\mathrm{V}_{\text {load }}=4^{\star} \mathrm{Vf} \Rightarrow 14.2 \mathrm{~V}\right)$


Figure 15. Efficiency vs Load Current @ 2 LEDS $\left(\mathrm{V}_{\text {load }}=\mathbf{2}^{\star} \mathrm{Vf} \Rightarrow 7.1 \mathrm{~V}\right)$


Figure 14. Efficiency vs. Load Current @ 3 LEDS $\left(\mathrm{V}_{\text {load }}=3^{*} \mathrm{Vf} \Rightarrow 10.5 \mathrm{~V}\right)$


Figure 16. Efficiency vs Load Current @ 4 LEDS ( $\mathrm{V}_{\text {load }}=\mathbf{2}$ strings of 2 LEDs in series $=7.1 \mathrm{~V}$ )

## Operating Description



Figure 17. Digital Timing Definitions

## Input Schmitt Triggers

All the Logic Input pins have built- in Schmitt trigger circuits to prevent the NCP5008/NCP5009 against uncontrolled operation. The typical dynamic characteristics of the related pins are depicted in Figure 18.

The output signal is guaranteed to go High when the input voltage is above $0.70 * \mathrm{~V}_{\text {bat }}$, and will go Low when the input voltage is below $0.30 * \mathrm{~V}_{\text {bat }}$.


Figure 18. Typical Schmitt Trigger Characteristic

## ESD Protection

The NCP5008/NCP5009 includes silicon devices to protect the pins against the ESD spikes voltages. To cope with the different ESD voltages developed in the applications, the built-in structures have been designed to handle $\pm 2.0 \mathrm{kV}$ in Human Body Model (HBM) and $\pm 200 \mathrm{~V}$ in Machine Model (MM) and on each pin.

## Programming Sequence



Figure 19. Programming Sequence

Upon $\overline{\mathrm{CS}}$ transition from High to Low, the internal sequence will take place:

- Qdata is internally set to high level.
- Upon positive going transition of the next CLK signal, the Qdata is shifted to the next Bn stage.
- Clear the Qdata flip-flop upon the positive going of the $\operatorname{Set} \operatorname{Reg}[\mathrm{B} 1]$ transient.
The sequence keeps going until $\overline{\mathrm{CS}}=$ High .
When the $\overline{\mathrm{CS}}$ line returns to a High state, the programming output current flip-flop is set according to the previous state of the shift register and SetReg B[1-7] is cleared afterward.

Depending upon the $\overline{\mathrm{CS}}$ width, for a given CLK period, the last SetReg bit will be latched and the output current
will be adjusted accordingly. If the number of CLK pulses is higher than 7, the Qdata is lost and the SetReg register bits $\mathrm{B}[1-7]$ are in the Low state, yielding a zero output current.
The internal shift register can be clear by sending more than 7 pulses to the CLK pin when the pin $\overline{\mathrm{CS}}$ is low. If the internal shift register is clear upon the $\overline{\mathrm{CS}}$ transition from Low to High, the device will be placed or maintained in the shut down mode.
When the register content is higher than zero, the DC/DC is activated and a $100 \mu$ s delay (typical) is necessary to stabilize the output current to the programmed value.

## Set Up Output Current Range



Figure 20. Functional Diagram

The current sunk to ground on PHOTO pin is subtracted from the current sunk to ground on $\mathrm{I}_{\mathrm{ref}} \mathrm{p}$ in. The result is multiplied by the programmed value $(\mathrm{Bn})$ and then multiplied by the constant factor ratio $(\mathrm{k}=746)$ in the current mirror.

The constant factor k is a ratio between the current on Iout sense and the Iout reference internally fixed.
The output current reference is:
Ipeak $=$ Ivalley $+\left(\mathrm{I}_{\mathrm{ref}}-\right.$ Iphoto $) * \mathrm{Bn} * \mathrm{k}$.

Where $\mathrm{k}=746, \mathrm{Bn}$ represents the bit of the internal shift register, range from 1 to 7 , and Ivalley $=\left(\mathrm{I}_{\text {ref }}-\right.$ Iphoto $)$ * 0.5 * k.

We can write also Ipeak $=\left(\mathrm{I}_{\text {ref }}-\right.$ Iphoto $) *(\mathrm{Bn}+0.5) * \mathrm{k}$.
Please find below the formula to quickly calculate R1 resistor (resistor on $\mathrm{I}_{\mathrm{ref}} \mathrm{pin}$ ):

$$
\text { Iref }=\frac{1.24}{\text { R1 }}
$$

## NCP5008, NCP5009

## DC/DC Converter Operation

The DC/DC converter operates with a boost structure depicted in Figure 21, the load being supplied by the pulsed current coming from the external inductor L1. The current
is monitored by the internal sense resistor Rsense to Set and Reset the flip-flop U3 and U6 according to the comparators U 2 and U 4 output state.


Figure 21. Basic DC/DC Boost Structure

## Output Load Drive

In order to make profit of the built-in Boost capabilities, one shall operate the NCP5008/NCP5009 in the continuous output current mode. Such a mode is achieved by using and external reservoir capacitor (preferably a low ESR ceramic type) across the LED as depicted in Figures 22, 23, 24, 25, and 26.

Using an extra photo sensor is not mandatory and the related pin 2 can be either left open or connected to $\mathrm{V}_{\text {bat }}$, but must not be grounded on the NCP5009 version only.

At this point, the designer must carefully analyze two parameters:

1. The output voltage must be limited to 15 V maximum. It's the designer responsibility to make sure that spike voltages beyond the
maximum rating will not exist across pin 8 and ground. Depending upon a specific application ( $\mathrm{V}_{\text {bat }}$ voltage, PCB layout...), using an external voltage clamp could be necessary.
2. The peak current flowing into the LED diodes shall be within the maximum ratings specified for these devices.
The Schottky diode D5, associated with capacitor C2, provides a rectification and filtering function.

When a pulse-operating mode is acceptable:

- The LEDs brightness can be controlled in LOCAL mode with a PWM on $\overline{\mathrm{CS}}$ pin as depicted in Figure 24.
- Or the Schottky can be removed and replaced by at least one LED diode as depicted in Figure 23.

TYPICAL APPLICATION CIRCUIT


Figure 22. Basic DC Current Mode Operation in REMOTE Control


Figure 23. Typical Semi-Pulsed Mode of Operation in REMOTE Mode


Figure 24. PWM Current Control Mode Operation in LOCAL Mode

## NCP5008, NCP5009



Figure 25. DAC Current Control Mode Operation in LOCAL Mode


Figure 26. Basic DC Current Mode Operation in LOCAL Mode

TYPICAL LEDS LOAD MAPPING


Figure 27. Three different examples of load can be driven by the NCP5009 or NCP5008
Condition: $\mathrm{V}_{\text {bat }}=3.6 \mathrm{~V}, \mathrm{~L}=22 \mu \mathrm{H}$

## MANUFACTURER REFERENCE

| Design Ref | Value/Reference or Size | Manufacturer | Ref \# |
| :---: | :---: | :---: | :---: |
| D5 | MBR0520/SOD-123 | ON Semiconductor | MBR0520 |
| L1 | $22 \mu \mathrm{H} / 1210$ | muRata | LQH3C220K34 |
| C1 | $10 \mu \mathrm{~F} / 6.3 \mathrm{~V} / 0805$ | muRata | GRM40 X5R 106K 6.3 |
| C2 | $2.2 \mu \mathrm{~F} / 16 \mathrm{~V} / 1206$ | muRata | GRM42-6 X7R 225K 16 |
| Q1 | SFH320/PLCC2 | Osram | SFH320 |
| D1 to D4 | White LED | Osram | LW5413-VBW-1 |

ORDERING INFORMATION

| Device | Operating Temperature Range | Package | Shipping | Marking |
| :--- | :---: | :---: | :---: | :---: |
| NCP5008DMR2 | $-25^{\circ} \mathrm{C}$ top $+85^{\circ} \mathrm{C}$ | Micro 10 | 4000 Tape and Reel | 5 T 8 |
| NCP5009DMR2 | $-25^{\circ} \mathrm{C}$ top $+85^{\circ} \mathrm{C}$ | Micro 10 | 4000 Tape and Reel | 5 T 9 |

## LAYOUT EXAMPLE



Figure 28. Typical Printed Circuit Layout (the Top Silk Screen and the Top Layer)

The Figure 28 represents the typical printed circuit layout based on the basic application Figure 1. This application has been routed on a single copper layer to save cost. A dual side PCB has better noise protection and can be the right choice for an industrial system. In order to avoid voltage spikes, care must be observed to group the capacitors, the inductor, the Schottky diode and the
integrated circuit in the same area. On the other hand, using large copper tracks to reduce the resistor connectivity is strongly recommended.

Obviously, the connectors GND, CLK, $\overline{\mathrm{CS}}, \mathrm{V}_{\text {bat }}$ and Load are for engineering purpose only and not for final application.

## NCP5008, NCP5009

## PACKAGE DIMENSIONS

Micro 10<br>DM SUFFIX<br>CASE 846B-02<br>ISSUE B



NOTES:

1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSION " $A$ " DOES NOT INCLUDE MOLD

FLASH, PROTRUSIONS OR GATE BURRS. MOLD
FLASH, PROTRUSIONS OR GATE BURRS SHALL
NOT EXCEED 0.15 (0.006) PER SIDE
4. DIMENSION "B" DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PRASH OR PROTRUSION. INTERLEAD FHALL NOT EXCEED $0.25(0.010)$ PROTRUSI
PER SIDE.
5. 846B-01 OBSOLETE. NEW STANDARD 846B-02

| DIM | MILLIMETERS |  | INCHES |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |  |
| A | 2.90 | 3.10 | 0.114 | 0.122 |  |  |
| B | 2.90 | 3.10 | 0.114 | 0.122 |  |  |
| C | 0.95 | 1.10 | 0.037 | 0.043 |  |  |
| D | 0.20 |  | 0.35 | 0.008 |  | 0.014 |
| G | 0.50 BSC |  | 0.020 BSC |  |  |  |
| H | 0.05 | 0.15 | 0.002 | 0.006 |  |  |
| J | 0.10 | 0.21 | 0.004 | 0.008 |  |  |
| K | 4.75 | 5.05 | 0.187 | 0.199 |  |  |
| L | 0.40 | 0.70 | 0.016 | 0.028 |  |  |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

## PUBLICATION ORDERING INFORMATION

Literature Fulfillment:
Literature Distribution Center for ON Semiconductor
P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada
Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada
Email: ONlit@hibbertco.com
N. American Technical Support: 800-282-9855 Toll Free USA/Canada

JAPAN: ON Semiconductor, Japan Customer Focus Center
4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan 141-0031
Phone: 81-3-5740-2700
Email: r14525@onsemi.com
ON Semiconductor Website: http://onsemi.com
For additional information, please contact your local Sales Representative.

