

### **Description**

The MK2049-36 is a Phased Locked Loop (PLL) based clock synthesizer that accepts multiple input frequencies. With an 8 kHz clock input as a reference, the MK2049-36 generates T1, E1, T3, E3, OC3 and other communications frequencies. This allows for the generation of clocks frequency-locked to an 8 kHz backplane clock, simplifying clock synchronization in communications systems.

This part also has a jitter-attenuated Buffer capability. In this mode, the MK2049-36 is ideal for filtering jitter from clocks with high jitter.

ICS can customize these devices for many other different frequencies. Contact your ICS representative for more details.

#### **Features**

- Packaged in 20 pin SOIC
- 3.3 V ± 5% operation
- Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E
- Accepts multiple inputs: 8 kHz backplane clock or 10 to 50 MHz
- Locks to 8 kHz ± 100 ppm (External mode)
- Buffer Mode allows jitter attenuation of 10 50 MHz input and x1/x0.5 or x1/x2 outputs
- Exact internal ratios enable zero ppm error
- Output clock rates include T1, E1, T3, E3, and OC3 submultiples
- See also the MK2049-34 and MK2049-45

### **Block Diagram**





# **Pin Assignment**

|       |    |    | 1 |      |
|-------|----|----|---|------|
| FS1   | 1  | 20 |   | FS0  |
| X2    | 2  | 19 |   | RES  |
| X1    | 3  | 18 |   | CAP2 |
| VDD   | 4  | 17 |   | GND  |
| FCAP  | 5  | 16 | Ы | CAP1 |
| VDD   | 6  | 15 |   | VDD  |
| GND   | 7  | 14 |   | GND  |
| CLK   | 8  | 13 | Ы | ICLK |
| CLK/2 | 9  | 12 |   | FS3  |
| 8k    | 10 | 11 |   | FS2  |
|       |    |    |   |      |

20 pin (300) mil SOIC

# **Pin Descriptions**

| Pin<br>Number | Pin<br>Name | Pin<br>Type    | Pin Description                                                                                   |
|---------------|-------------|----------------|---------------------------------------------------------------------------------------------------|
| 1             | FS1         | Input          | Frequency select 1. Determines CLK input/outputs per table on page 3. Internal pull-up resistor.  |
| 2             | X2          | XO             | Crystal connection. Connect to a MHz crystal as shown in table on page 3.                         |
| 3             | X1          | XI             | Crystal connection. Connect to a MHz crystal as shown in table on page 3.                         |
| 4             | VDD         | Power          | Power supply. Connect to +3.3 V.                                                                  |
| 5             | FCAP        | -              | Filter capacitor. Connect a 1000 pF ceramic capacitor to ground.                                  |
| 6             | VDD         | Power          | Power supply. Connect to +3.3 V.                                                                  |
| 7             | GND         | Power          | Connect to ground                                                                                 |
| 8             | CLK         | Output         | Clock output determined by status of FS3:0 per tables on page 3.                                  |
| 9             | CLK/2       | Output         | Clock output determined by status of FS3:0 per tables page 3. Always 1/2 of CLK.                  |
| 10            | 8k          | Output         | Recovered 8 kHz clock output.                                                                     |
| 11            | FS2         | Input          | Frequency select 2. Determines CLK input/outputs per tables on page 3. Internal pull-up resistor. |
| 12            | FS3         | Input          | Frequency select 3. Determines CLK input/outputs per tables on page 3. Internal pull-up resistor. |
| 13            | ICLK        | Input          | Input clock connection. Connect to 8 kHz backplane or MHz clock.                                  |
| 14            | GND         | Power          | Connect to ground.                                                                                |
| 15            | VDD         | Power          | Power Supply. Connect to +3.3 V.                                                                  |
| 16            | CAP1        | Loop<br>Filter | Connect the loop filter ceramic capacitors and resistor between this pin and CAP2.                |
| 17            | GND         | Power          | Connect to ground.                                                                                |
| 18            | CAP2        | Loop           | Connect the loop filter ceramic capacitors and resistor between this pin and                      |



| Pin<br>Number | Pin<br>Name | Pin<br>Type | Pin Description                                                                                                            |
|---------------|-------------|-------------|----------------------------------------------------------------------------------------------------------------------------|
| 19            | RES         | -           | Connect a 10-200k $\Omega$ resistor to ground. Contact ICS at telecom@icst.com for recommended value for your application. |
| 20            | FS0         | Input       | Frequency select 0. Determines CLK input/outputs per table on page 3. Internal pull-up resistor.                           |

### **Output Decoding Table - External Mode (MHz)**

|       |     |     |     |     |        |        |       | Crystal    |      |
|-------|-----|-----|-----|-----|--------|--------|-------|------------|------|
| ICLK  | FS3 | FS2 | FS1 | FS0 | CLK/2  | CLK    | 8k    | Used (MHz) | N    |
| 8 kHz | 0   | 0   | 0   | 0   | 1.544  | 3.088  | 8 kHz | 12.352     | 1544 |
| 8 kHz | 0   | 0   | 0   | 1   | 2.048  | 4.096  | 8 kHz | 12.288     | 1536 |
| 8 kHz | 0   | 0   | 1   | 0   | 22.368 | 44.736 | 8 kHz | 11.184     | 1398 |
| 8 kHz | 0   | 0   | 1   | 1   | 17.184 | 34.368 | 8 kHz | 11.456     | 1432 |
| 8 kHz | 0   | 1   | 0   | 0   | 77.76  | 155.52 | 8 kHz | 19.44      | 2430 |
| 8 kHz | 0   | 1   | 0   | 1   | 16.384 | 32.768 | 8 kHz | 16.384     | 2048 |
| 8 kHz | 0   | 1   | 1   | 0   | 14.352 | 28.704 | 8 kHz | 14.352     | 1794 |
| 8 kHz | 0   | 1   | 1   | 1   | TEST   | TEST   | TEST  | TEST       | TEST |
| 8 kHz | 1   | 0   | 0   | 0   | 18.528 | 37.056 | 8 kHz | 18.528     | 2316 |
| 8 kHz | 1   | 0   | 0   | 1   | 12.352 | 24.704 | 8 kHz | 24.704     | 3088 |
| 8 kHz | 1   | 0   | 1   | 0   | 7.68   | 15.36  | 8 kHz | 15.36      | 1920 |
| 8 kHz | 1   | 0   | 1   | 1   | TEST   | TEST   | TEST  | TEST       | 1344 |
| 8 kHz | 1   | 1   | 0   | 0   | 12.288 | 24.576 | 8 kHz | 24.576     | 3072 |
| 8 kHz | 1   | 1   | 0   | 1   | 16.384 | 32.768 | 8 kHz | 12.288     | 1536 |

### **Output Decoding Table - Buffer Mode (MHz)**

| ICLK    | FS3 | FS2 | FS1 | FS0 | CLK/2  | CLK    | 8k  | Crystal | N |
|---------|-----|-----|-----|-----|--------|--------|-----|---------|---|
| 22 - 36 | 1   | 1   | 1   | 0   | ICLK/2 | ICLK   | N/A | ICLK/2  | 3 |
| 11 - 18 | 1   | 1   | 1   | 1   | 2*ICLK | 4*ICLK | N/A | ICLK    | 3 |

0 = connect directly to ground, 1 = connect directly to VDD or leave open. Crystal is connected to pins 2 and 3; clock input is applied to pin 13.

## **Operating Modes**

The MK2049-36 has two operating modes: External and Buffer. Although both modes use an input clock to generate various output clocks, there are important differences in their input and crystal requirements.

#### **External Mode**

The MK2049-36 accepts an external 8 kHz clock and will produce a number of common communication clock frequencies. The 8 kHz input clock does not need to have a 50% duty cycle; a "high" or "on" pulse as narrow as 10 ns is acceptable.

#### **Buffer Mode**

Unlike the other two modes that accept only a single specified input frequency, Buffer Mode will accept a wider range of input clocks. The input jitter is attenuated and the outputs on CLK and CLK/2 also provide the option of getting x1, x2, x4, or 1/2 of the input frequency. For example, this mode can be used to remove the jitter from a 27 MHz clock, generating low-jitter 27 MHz and 13.5 MHz outputs.



#### Frequency Locking to the Input

In all modes, the output clocks are frequency-locked to the input. The outputs will remain at the specified output frequency as long as the combined variation of the input frequency and the crystal does not exceed 100 ppm. For example, if the crystal can vary ±40 ppm (initial accuracy + temperature + aging), then the input frequency can vary by up to 60 ppm and still have the output clock remain frequency-locked.

#### **PC Board Layout**

A proper board layout is critical to the successful use of the MK2049. In particular, the CAP1 and CAP2 pins are very sensitive to noise and leakage (CAP2 at pin 18 is the most sensitive). Traces must be as short as possible and the two capacitors and resistor must be mounted next to the device as shown below. The capacitor shown between pins 15 and 17, and the one between pins 4 and 7 are the power supply decoupling capacitors. The high frequency output clocks on pins 8 and 9 should have a series termination of  $33\Omega$  connected close to the pin. Additional improvements will come from keeping all components on the same side of the board, minimizing vias through other signal layers, and routing other signals away from the MK2049. You may also refer to application note MAN05 for additional suggestions on layout of the crystal selection.

The crystal traces should include pads for small capacitors from X1 and X2 to ground. These are used to adjust the stray capacitance of the board to match the crystal load capacitance. The typical telecom reference frequency is accurate to much less than 1 ppm, so the MK2049 may lock and run properly even if the board capacitance is not adjusted with these fixed capacitors. However, ICS recommends that the adjustment capacitors be included to minimize the effects of variation in individual crystals, temperature, and aging. The value of these capacitors (typically 0 - 4 pF) is determined once for a given board layout, using the procedure found in application note MAN05 (http://www.icst.com/appnotes/man05.pdf).



Figure 2. Typical MK2049-34 Layout

#### **External Component Selection**

The MK2049-36 requires a minimum number of external components for proper operation. Decoupling capacitors of  $0.01\mu F$  must be connected between VDD and GND pins close to the chip (especially pins 4 and 7, 15 and 17), and  $33\Omega$  series terminating resistors should be used on clock outputs with traces longer than one inch (assuming  $50\Omega$  traces). The selection of additional external components is described in the following sections.



#### **Loop Filter**

Information on how to configure the external loop filter (connected between pins CAP1 and CAP2) can be found on our web site at http://www.icst.com under "Design Resources", then select "Calculators".

#### **Crystal Operation**

The MK2049-36 operates by phase locking the input signal to a VCXO which consists of the recommended pullable VCXO crystals and the integrated VCXO oscillator circuit on the MK2049. To achieve the best performance and reliability, the layout guidelines shown on the previous page should be closely followed.

The frequency of oscillation of a quartz crystal is determined by its cut and by the load capacitors connected to it. The MK2049 has variable load capacitors on-chip which "pull" or change the frequency of the crystal. External stray capacitance must be kept to a minimum to ensure maximum pullability of the crystal. To achieve this, the layout should use short traces between the MK2049 and the crystal.

For the VCXO to operate correctly, a pullable crystal must be used. For more information, including a list of approved crystals, please refer to application note MAN05 (http://www.icst.com/appnotes/man05.htm).

### **Absolute Maximum Ratings**

Stresses above the ratings listed below can cause permanent damage to the MK2049-36. These ratings, which are standard values for ICS commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| Item                          | Rating              |
|-------------------------------|---------------------|
| Supply Voltage, VDD           | 7 V                 |
| All Inputs and Outputs        | -0.5 V to VDD+0.5 V |
| Ambient Operating Temperature | -40 to +85°C        |
| Storage Temperature           | -65 to +150°C       |
| Junction Temperature          | 175°C               |
| Soldering Temperature         | 250°C               |

# **Recommended Operation Conditions**

| Parameter                                         | Min.  | Тур. | Max.  | Units |
|---------------------------------------------------|-------|------|-------|-------|
| Ambient Operating Temperature                     | -40   |      | +85   | °C    |
| Power Supply Voltage (measured in respect to GND) | +3.15 | +3.3 | +3.45 | V     |



#### **DC Electrical Characteristics**

Unless stated otherwise, VDD =  $3.3V \pm 5\%$ , Ambient Temperature -40 to +85°C

| Parameter                           | Symbol          | Conditions              | Min.    | Тур. | Max. | Units |
|-------------------------------------|-----------------|-------------------------|---------|------|------|-------|
| Operating Voltage                   | VDD             |                         | 3.15    | 3.3  | 3.45 | V     |
| Input High Voltage                  | V <sub>IH</sub> |                         | 2       |      |      | V     |
| Input Low Voltage                   | V <sub>IL</sub> |                         |         |      | 0.8  | V     |
| Output High Voltage<br>(CMOS Level) | V <sub>OH</sub> | I <sub>OH</sub> = -4 mA | VDD-0.4 |      |      | V     |
| Output High Voltage                 | V <sub>OH</sub> | I <sub>OH</sub> = -8 mA | 2.4     |      |      | V     |
| Output Low Voltage                  | V <sub>OL</sub> | I <sub>OL</sub> = 8 mA  |         |      | 0.4  | V     |
| Operating Supply Current            | I <sub>DD</sub> | No Load, VDD=3.3 V      |         | 7    |      | mA    |
| Short Circuit Current               | Ios             | Each Output             |         | ±50  |      | mA    |
| Input Capacitance                   | C <sub>IN</sub> | FS3:0                   |         | 5    |      | pF    |
| Internal Pull-up Resistor           | R <sub>PU</sub> |                         |         | 350  |      | kΩ    |

### **AC Electrical Characteristics**

Unless stated otherwise, VDD = 3.3V ±5%, Ambient Temperature -40 to +85° C

| Parameter                                 | Symbol          | Conditions                 | Min. | Тур. | Max. | Units |
|-------------------------------------------|-----------------|----------------------------|------|------|------|-------|
| Input Frequency                           |                 | External Mode, Note 1 ICLK |      | 8    |      | kHz   |
| Input Clock Pulse Width                   | t <sub>pi</sub> |                            | 10   |      |      | ns    |
| Propagation Delay                         |                 | ICLK to 8 kHz              |      | 7    |      | ns    |
| Delay, CLK/2 after CLK                    |                 |                            |      | 1    |      | ns    |
| Output Clock Rise Time                    | t <sub>OR</sub> | 0.8 to 2.0 V               |      |      | 2    | ns    |
| Output Fall Time                          | t <sub>OF</sub> | 2.0 to 0.8 V               |      |      | 2    | ns    |
| Output Clock Duty Cycle, High Time        |                 | at VDD/2, except 8 kHz     | 40   |      | 60   | %     |
| Actual mean frequency error versus target |                 | Any clock selection        |      | 0    | 0    | ppm   |

Note 1: For loop timing modes and buffer modes, see tables on page 3 for required input clock frequencies



### Package Outline and Package Dimensions (20 pin SOIC, 300 Mil. Wide Body)

Package dimensions are kept current with JEDEC Publication No. 95



## **Ordering Information**

| Part / Order Number | Marking     | Shipping packaging | Package     | Temperature   |
|---------------------|-------------|--------------------|-------------|---------------|
| MK2049-36SI         | MK2049-36SI | Tubes              | 20 pin SOIC | -40 to +85° C |
| MK2049-36SITR       | MK2049-36SI | Tape and Reel      | 20 pin SOIC | -40 to +85° C |

While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems (ICS) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.