

## Multi-Link LAPD (MLAPD) Protocol Controller

The Motorola MC68606 Multi-Link LAPD (MLAPD) protocol controller is an integrated circuit implementing the link access procedure (LAPD) protocol. LAPD is the proposed protocol for use at the link layer (ISO-Layer 2) for both signalling and data transfer applications in Integrated Services Digital Network (ISDN) configurations. The LAPD protocol is specified in CCITT Recommendation Q.920/Q.921.

Current product implementations of this link level protocol are accomplished with firmware. This significantly loads the local processor, and presents limitations to both the maximum potential throughput of data and to the number of logical links which may be supported by such packet data interfaces. A generic view of where the MLAPD device can be used to interconnect a diversity of data endpoints in a high speed packet switch network is shown in Figure 1. The data links illustrated could differ functionally and provide data rates in the range of 64 kbps to 2.048 Mbps.

The MLAPD functions as an intelligent peripheral device to a central processing unit (CPU) in a microcomputer system. An on-chip DMA controller transfers data packets to and from a buffer memory. A microcoded buffer management scheme queues packets during transmission and reception. All link management duties are handled by the MLAPD device to maximize the bandwidth available for CPU operation and to increase the throughput for packet data transfer. This VLSI implementation provides a cost effective solution, while encouraging a universal implementation of the LAPD protocol. Key features of the MLAPD device include:

- Full Implementation of CCITT Recommendation Q.920/Q.921 Link Access Procedure (LAPD) with Independent Generation of Commands and Responses for Each Logical Link
- Control of up to 8192 Logical Links Using a Memory-Based Architecture, Wherein the Protocol Controller and the Supervising Microprocessor Communicate Through Shared Memory
- Reliable, Interleaved Data Transfers for Multiple Logical Links with the Following Protocol Actions:
  - HDLC framing with zero-bit insertion/deletion for a serial bit stream; or optional parallel assist mode where zero insertion/deletion is disabled and frame delineation is provided by external pins for supporting a parallel interface to the physical level.
  - Error control using a 16-bit CRC.
  - Flow control to prevent data from accumulating at the receiving end faster than the data can be processed.
- Termination of a Non-Channelized Serial Bit Stream with an Aggregate Rate in Excess of 2.048 Mbps or Optional Memory-to-Memory Operation Allowing the MLAPD to Act as a LAPD Controller Independent of the System's Physical Level Characteristics

## MC68606

Technical Summary



## **PIN GRID ARRAY**

| K | O<br>CLK             | O<br>GND         | O<br>RxD           | O<br>V <sub>DD</sub> | O               | O<br>V <sub>DD</sub> | O<br>A23 | O<br>A21        | O<br>GND             | O<br>A18 |
|---|----------------------|------------------|--------------------|----------------------|-----------------|----------------------|----------|-----------------|----------------------|----------|
| J | O<br>V <sub>DD</sub> | O<br>GND         | O<br>M0T0/         | O<br>RTS/            | O<br>TxD        | O<br>V <sub>DD</sub> | O<br>A20 | O<br>A19        | O<br>A17             | O<br>A15 |
| н | O<br>RESET           | O<br>RETRY       | INT<br>O<br>GND    | TSTART<br>O<br>CTS/  | O<br>GND        | O                    | O<br>A22 | O<br>A16        | O<br>V <sub>DD</sub> | O<br>A14 |
| 6 | 0                    | 0                | 0                  | RSTART               | 00              | . 02                 |          | O<br>A13        | O<br>A12             | O<br>GND |
| F | IACK<br>(INTA)<br>O  | BERR             | HALT               |                      |                 |                      |          | 0               | 0                    | 0        |
| E | BG<br>(HOLDA)<br>O   | BR<br>(HRQ)<br>O | IRQ<br>(INTR)<br>O |                      |                 | TOM<br>IEW           |          | A9<br><b>O</b>  | A11<br>O             | A10<br>O |
| D | R/₩<br>(₩R)<br>O     | GND<br>O         | DTACK<br>(READY)   |                      |                 | <u>-</u> -           |          | A8<br>O         | V <sub>DD</sub>      | GND<br>O |
| _ | BGACK<br>(RD)        | v <sub>DD</sub>  | UD\$/A0<br>(A0)    | _                    | _               | _                    | _        | V <sub>DD</sub> | A5                   | A7       |
| C | O<br>LDS<br>(BHE)    | o<br>cs          | O<br>AS            | O<br>GND             | V <sub>DD</sub> | O<br>010             | O<br>D12 | O<br>A1         | O<br>GND             | O<br>A6  |
| 8 | O<br>GND             | O<br>D0          | O<br>D2            | O<br>D5              | O<br>GND        | <b>O</b><br>09       | O<br>GND | O<br>D15        | O<br>A2              | O<br>A4  |
| A | O<br>D1              | O<br>03          | O<br>D4            | O<br>D6              | O<br>07         | O<br>08              | O<br>D11 | O<br>013        | O<br>D14             | O<br>A3  |
|   | 1                    | 2                | 3                  | 4                    | 5               | 6                    | 7        | 8               | 9                    | 10       |

- Supports User Prioritization of I Frame and XID/UI Frame Transmission
- Supports Optional Receive and Transmit of a User-Defined, Non-Standard LAPD Unnumbered (U) Frame
- On-Chip, Content-Addressable Memory (CAM) Provides Address Translation for Up to 16 Logical Links. When Supporting More Than 16 Logical Links, Translation is Provided Via a Translation Table in Shared Memory
- Provides Error/Statistical Counters and Maskable Interrupts to the Level 3 Process
- Supports Optional Non-Protocol Mode on a Per-Logical Link Basis, Which Allows the Host to Receive and Transmit Frames Without Application of the LAPD Procedures by the MLAPD

- Supports Promiscuous Receive Mode in Which the MLAPD Receives All Frames From the Line and Transfers the Entire Frame to Memory
- System Interface Tailored for Different Microprocessor System Implementations:
  - Motorola M68000 and Intel iAPX86 Family Bus Interface Options
  - 8- and 16-Bit Data Bus Support
  - Direct Addressing of 16 Mbytes of System Memory
- Available in 12.5 MHz and 16.67 MHz System Clock Versions
- 84 Lead PGA and PLCC J-Lead Surface Mount Packages
- 1.5 Micron HCMOS Technology



Figure 1. High Speed Data Switching