HI2302 8-Bit, 50 MSPS, Video A/D Converter with Clamp Function November 1997 #### **Features** - Resolution . . . . . . . . 8-Bit ±0.5 LSB (DNL) • Maximum Sampling Frequency . . . . . . 50 MSPS (Reference Current Excluded) - Built-In Input Clamp Function (DC Restore) - Clamp ON/OFF Function - · Internal Voltage Reference - Input CMOS/TTL Compatible - Three-State TTL Compatible Output - Power Supply . . . . . . . . . . . . . . . . . . +5V Single or +5V/3.3V Dual Direct Replacement for Sony CXD2302Q ### Description The HI2302 is an 8-bit CMOS A/D Converter for video with synchronizing clamp function. The adoption of two-step parallel method achieves low power consumption and a maximum conversion rate of 50 MSPS. For pin compatible lower sample rate converters refer to HI1179 (35 MSPS) or HI1176 (20 MSPS) data sheets. #### **Ordering Information** | PART<br>NUMBER | TEMP.<br>RANGE ( <sup>O</sup> C) | PACKAGE | PKG. NO. | | |----------------|----------------------------------|------------|-----------|--| | HI2302JCQ | -40 to 85 | 32 Ld MQFP | Q32.7x7-S | | # **Applications** - Video Digitizing - · Wireless Receivers - LCD Projectors/Panels - **Cable Modems** - RGB Graphics Processing - Camcorders - Instrumentation #### **Pinout** #### **Absolute Maximum Ratings** $T_A = 25^{\circ}C$ # #### **Operating Conditions** | Supply Voltage | (AV <sub>DD</sub> , AV <sub>SS</sub> ) | 4.75 to 5.25V | |-----------------|-----------------------------------------|-----------------------------| | | (DV <sub>DD</sub> , DV <sub>SS</sub> ) | 3.0 to 5.5V | | | ( DV <sub>SS</sub> -AV <sub>SS</sub> ) | 0 to 100mV | | Reference Input | Voltage | | | | (V <sub>RB</sub> ) | 0 and Above V | | | (V <sub>RT</sub> ) | 2.7 and Below V | | Analog Input | (V <sub>IN</sub> ) | . 1.7V <sub>P-P</sub> Above | | | $lth\ (t_{PW1},t_{PW0}).\ldots$ | | | Ambient Temper | rature (T <sub>OPR</sub> ) | 40°C to 85°C | | | | | #### **Thermal Information** | Thermal Resistance (Typical, Note 1) | $\theta_{JA}$ (°C/W) | |------------------------------------------------|----------------------| | MQFP Package | 122 | | Maximum Junction Temperature (Plastic Package) | 150 <sup>0</sup> C | | Maximum Storage Temperature Range5 | 5°C to 150°C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (MQFP - Lead Tips Only) | | | | | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE 1. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. **Electrical Specifications** $f_C = 50$ MSPS, $AV_{DD} = 5V$ , $DV_{DD} = 3$ to 5.5V, $V_{RB} = 0.5V$ , $V_{RT} = 2.5V$ , $T_A = 25^{\circ}C$ | PARAMETER | SYMBOL | TEST CON | DITIONS | NOTES | MIN | TYP | MAX | UNITS | |---------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------|-----|------|---------|-------| | ANALOG CHARACTERISTIC | s | | | | | | | | | Maximum Conversion Rate | f <sub>C</sub> Max | $AV_{DD} = 4.75 \text{ to } 5.25 \text{V}, T_A = 20 \text{ to } 75^{\circ}\text{C}, V_{IN}$ | | | 50 | 65 | - | MSPS | | Minimum Conversion Rate | f <sub>C</sub> Min | = 0.5 to 2.5V,<br>f <sub>IN</sub> = 1kHz Triangular \ | | = | - | 0.5 | MSPS | | | Input Bandwidth Full Scale | BW | Envelope | -1dB | | - | 60 | - | MHz | | | | $R_{IN} = 33\Omega$ | -3dB | | - | 100 | - | MHz | | Differential Nonlinearity Error | E <sub>D</sub> | End Point | | | - | ±0.3 | 0.5 | LSB | | Integral Nonlinearity Error | EL | | | | - | +0.7 | 1.5 | LSB | | Offset Voltage | E <sub>OT</sub> | Potential Difference to | V <sub>RT</sub> | Note 2 | -70 | -50 | -30 | mV | | | E <sub>OB</sub> | Potential Difference to | $V_{RB}$ | ] | 20 | 40 | 60 | mV | | Differential Gain Error | DG | NTSC 40 IRE Mod Ran | | - | 3 | - | % | | | Differential Phase Error | DP | f <sub>C</sub> = 14.3 MSPS | | - | 1.5 | - | Degrees | | | Sampling Delay | t <sub>SD</sub> | | | | - | 0 | - | ns | | Clamp Offset Voltage | E <sub>OC</sub> | $V_{IN} = DC, C_{IN} = 10 \mu F$<br>$t_{PCW} = 2.75 \mu s,$<br>$f_{C} = 14.3 \text{ MSPS},$<br>$f_{CLP} = 15.75 \text{ kHz}$ | V <sub>REF</sub> = 0.5V | | 0 | 20 | 40 | mV | | | | | V <sub>REF</sub> = 2.5V | | 0 | 20 | 40 | mV | | Signal-To-Noise Ratio | SNR | f <sub>IN</sub> = 100kHz | | | - | 45 | - | dB | | | | f <sub>IN</sub> = 500kHz | | | - | 44 | - | dB | | | | f <sub>IN</sub> = 1MHz | | | - | 44 | - | dB | | | | f <sub>IN</sub> = 3MHz | | | - | 43 | - | dB | | | | f <sub>IN</sub> = 10MHz | | | - | 38 | - | dB | | | | f <sub>IN</sub> = 25MHz | | | - | 32 | - | dB | | Spurious Free Dynamic | SFDR | f <sub>IN</sub> = 100kHz | | | - | 51 | - | dB | | | | f <sub>IN</sub> = 500kHz | | | - | 46 | - | dB | | | | f <sub>IN</sub> = 1MHz | | | - | 49 | - | dB | | | | f <sub>IN</sub> = 3MHz | | | - | 46 | - | dB | | | | f <sub>IN</sub> = 10MHz | | - | 45 | - | dB | | | | | f <sub>IN</sub> = 25MHz | | - | 45 | - | dB | | #### HI2302 $\textbf{Electrical Specifications} \qquad \text{f}_{C} = 50 \text{ MSPS}, \text{ AV}_{DD} = 5 \text{V}, \text{ DV}_{DD} = 3 \text{ to } 5.5 \text{V}, \text{ V}_{RB} = 0.5 \text{V}, \text{ V}_{RT} = 2.5 \text{V}, \text{ T}_{A} = 25^{\circ}\text{C} \text{ (Continued)}$ | PARAMETER | SYMBOL | TEST CONDITIONS | | NOTES | MIN | TYP | MAX | UNITS | |--------------------------------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|---------------------|--------------|------|------|-------| | DC CHARACTERISTICS for | = 50 MSPS, | $AV_{DD} = 5V$ , $DV_{DD} = 5V$ | $/ \text{ or } 3.3 \text{V}, \text{ V}_{RB} = 0.5 \text{V},$ | $V_{RT} = 2.5$ | $V, T_A = 2$ | 25°C | | | | Supply Current | I <sub>AD</sub> + I <sub>DD</sub> | NTSC Ramp, | DV <sub>DD</sub> = 5V | | ı | 25 | 36 | mA | | Analog | I <sub>AD</sub> | Wave Input, CLE = 0V | DV <sub>DD</sub> = 3.3V | | - | 23 | 33 | mA | | Digital | I <sub>DD</sub> | 012 - 0 <b>1</b> | | | - | 2 | 3 | mA | | Reference Current | I <sub>REF</sub> | | | | 4.1 | 5.4 | 7.7 | mA | | Reference Resistance<br>(V <sub>RT</sub> - V <sub>RB</sub> ) | R <sub>REF</sub> | | | | 260 | 370 | 480 | Ω | | Self-Bias Voltage | V <sub>RB</sub> | Shorts V <sub>RTS</sub> and A <sub>VDI</sub> | | 0.52 | 0.56 | 0.60 | V | | | | V <sub>RT</sub> - V <sub>RB</sub> | Shorts V <sub>RBS</sub> and A <sub>VS</sub> | 5 | | 1.80 | 1.92 | 2.04 | V | | Input Capacitance | C <sub>Al1</sub> | $V_{IN}$ , $V_{IN} = 1.5V + 0.07$ | V <sub>RMS</sub> | | - | 15 | - | pF | | | C <sub>Al2</sub> | V <sub>RTS</sub> , V <sub>RT</sub> , V <sub>RB</sub> , V <sub>RB</sub> | s, V <sub>REF</sub> | | - | - | 11 | pF | | | C <sub>DIN</sub> | TEST, CLK, CLP, CLE | , OE | | - | - | 11 | pF | | Output Capacitance | C <sub>AO</sub> | CCP | | | - | - | 11 | pF | | | C <sub>DO</sub> | D0 to D7, TEST | | | - | - | 11 | pF | | Digital Input Voltage | V <sub>IH</sub> | AV <sub>DD</sub> = 4.75 to 5.25V, | | | 2.2 | - | - | V | | | V <sub>IL</sub> | $DV_{DD} = 3 \text{ to } 5.5V, T_A = 0$ | = -20°C to 75°C | | - | - | 0.8 | V | | Digital Input Current | I <sub>IH</sub> | $\begin{array}{ccc} I_{IH} & V_{I} = 0V \text{ to } AV_{DD}, \\ I_{IL} & T_{A} = 20^{\circ}\text{C to } 75^{\circ}\text{C} \end{array}$ | CLK | | -240 | - | 240 | μΑ | | | I <sub>IL</sub> | | TEST, CLP, CLE | | -240 | - | 40 | μΑ | | | | | ŌĒ | | -40 | - | 240 | μΑ | | Digital Output Current | loh | $T_A = 20^{\circ}\text{C to } 75^{\circ}\text{C}$ $\overline{\text{OE}} = 0\text{V}$ | $V_{OH} = DV_{DD} - 0.8V$ | | - | - | -2 | mA | | | l <sub>OL</sub> | | V <sub>OL</sub> = 0.4V | | 4 | - | - | mA | | | loh | | $V_{OH} = DV_{DD} - 0.8V$ | | - | - | -1.2 | mA | | | I <sub>OL</sub> | $DV_{DD} = 3.3V$<br>$T_A = -20^{\circ}C$ to 75°C | V <sub>OL</sub> = 0.4V | | 2.4 | - | - | mA | | | lozh | <u>OE</u> = 3V | $V_{OH} = DV_{DD}$ | | -40 | - | 40 | μΑ | | | lozL | $DV_{DD} = 3 \text{ to } 5.5V$<br>$T_A = -20^{\circ}\text{C to } 75^{\circ}\text{C}$ | V <sub>OL</sub> = 0V | | -40 | - | 40 | μΑ | | <b>TIMING</b> $f_C = 50 \text{ MSPS, AV}_{E}$ | <sub>DD</sub> = 5V, DV <sub>D</sub> | D = 5V or 3.3V, V <sub>RB</sub> = 0 | ).5V, V <sub>RT</sub> = 2.5V, T <sub>A</sub> = | : 25 <sup>0</sup> C | | | | | | Output Data Delay | t <sub>PZH</sub> | CL = 15pF | DV <sub>DD</sub> = 5V | | 5.5 | 9.5 | 12.0 | ns | | | t <sub>PHL</sub> | OE = 0V | | | | 8.5 | | ns | | | t <sub>PLH</sub> | | DV <sub>DD</sub> = 3.3V | | 4.3 | 11.8 | 16.3 | ns | | | t <sub>PHL</sub> | | | | | 7.6 | | ns | | Three-State Output Enable | t <sub>PZH</sub> | $R_L = 1k\Omega$ | DV <sub>DD</sub> = 5V | | 2.5 | 4.5 | 8.0 | ns | | Time | t <sub>PZL</sub> | C <sub>L</sub> = 15pF<br>OE = 3V→0V | | | | 6.0 | | ns | | | t <sub>PZH</sub> | OL = 3V 70V | DV <sub>DD</sub> = 3.3V | | 3.0 | 7.0 | 9.0 | ns | | | t <sub>PZL</sub> | | | | | 5.0 | | ns | | Three-State Output Enable | t <sub>PHZ</sub> , t <sub>PLZ</sub> | $R_L = 1k\Omega$ , $C_L = 15pF$ | DV <sub>DD</sub> = 5V | | 3.5 | 5.5 | 7.5 | ns | | Time | t <sub>PZH</sub> , t <sub>PZL</sub> | <u> </u> | DV <sub>DD</sub> = 3.3V | | 2.5 | 5.5 | 8.0 | ns | | Clamp Pulse Width | t <sub>CPW</sub> | f <sub>C</sub> = 14.3MHz, C <sub>IN</sub> = 1 | 0μF for NTSC Wave | Note 4 | 1.75 | 2.75 | 3.75 | μs | #### NOTES: - 2. The offset voltage $E_{OB}$ is a potential difference between $V_{RB}$ and a point of position where the voltage drops equivalent to $^{1}/_{2}$ LSB of the voltage when the output data changes from "00000000" to "00000001". $E_{OT}$ is a potential difference between $V_{RT}$ and a potential point where the voltage rises equivalent to $^{1}/_{2}$ LSB of the voltage when the output data changes from "111111111" to "11111110". - 3. The voltage of up to (AV<sub>DD</sub> + 0.5V) can be input when DV<sub>DD</sub> = 3.3V. But the output pin voltage is less than the DV<sub>DD</sub> voltage. When the digital output is in the high impedance mode, the IC may be damaged by applying the voltage which is more than the (DV<sub>DD</sub> + 0.5V) voltage to the digital output. - 4. The clamp pulse width is for NTSC as an example. Adjust the rate to the clamp pulse cycle (1/15.75kHz for NTSC) for other processing systems to equal the values for NTSC. # **Timing Diagrams** FIGURE 1A. TIMING CHART FIGURE 1B. TIMING CHART FIGURE 1C. TIMING CHART FIGURE 1D. TIMING CHART II # Pin Descriptions | PIN NO. | SYMBOL | EQUIVALENT CIRCUIT | DESCRIPTION | |---------|----------|--------------------------------------|------------------------------| | 1 to 8 | D0 to D7 | DV <sub>DD</sub><br>DV <sub>SS</sub> | D0 (LSB) to D7 (MSB) Output. | # Pin Descriptions (Continued) | PIN NO. | SYMBOL | EQUIVALENT CIRCUIT | DESCRIPTION Leave open for normal use. | | | | | |------------|------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 9 | TEST | 9 PV <sub>DD</sub> OV <sub>SS</sub> | | | | | | | 10 | DV <sub>DD</sub> | | Digital Power Supply +5V or +3.3V. | | | | | | 11 | TEST | ΑV <sub>DD</sub><br>Υ | Leave open for normal use. Pull-up resistor is built in. | | | | | | 15 | CLP | 11 P 7 P 7 P 7 P 7 P 7 P 7 P 7 P 7 P 7 P | Input for the clamp pulse. Clamps the signal voltage during low interval. Pull-up resistor is built in. | | | | | | 29 | CLE | 29 AV <sub>SS</sub> | The clamp function is enabled when $\overline{\text{CLE}}$ = Low. The clamp function is off and the device functions as a normal A/D converter when $\overline{\text{CLE}}$ = High. Pull-up resistor is built in. | | | | | | 12 | CLK | AV <sub>DD</sub> AV <sub>SS</sub> | Clock Input. Set to Low level when no clock is input. | | | | | | 13, 14, 32 | NC | | | | | | | | 16, 19, 20 | AV <sub>DD</sub> | | Analog Power Supply +5V. | | | | | | 17 | V <sub>RTS</sub> | AV <sub>DD</sub> | Generates approximately +2.5V wher shorted with AV <sub>DD</sub> . | | | | | | 18 | $V_{RT}$ | | Reference Voltage (Top). | | | | | | 24 | $V_{RB}$ | | Reference Voltage (Bottom). | | | | | | 25 | V <sub>RBS</sub> | 18 RREF RB 24 25 AVSS | Generates approximately +0.6V when shorted with AV <sub>SS</sub> . | | | | | | 21 | V <sub>IN</sub> | AV <sub>DD</sub> AV <sub>SS</sub> | Analog Input. | | | | | # Pin Descriptions (Continued) | PIN NO. | SYMBOL | EQUIVALENT CIRCUIT | DESCRIPTION | |---------|------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | 22, 23 | AV <sub>SS</sub> | | Analog Ground. | | 26 | VREF | AV <sub>DD</sub> 26 AV <sub>SS</sub> | Clamp Reference Voltage Input. Clamps so that the reference voltage and the input signal during clamp interval are equal. | | 27 | ССР | AV <sub>DD</sub> AV <sub>SS</sub> | Integrates the clamp control voltage. The relationship between the changes in CCP voltage and in V <sub>IN</sub> voltage is positive phase. | | 28, 31 | DV <sub>SS</sub> | | Digital Ground. | | 30 | ŌĒ | 30 AV <sub>SS</sub> | Data is output when $\overline{OE}$ = Low. Pins D0 to D7 are at high impedance when $\overline{OE}$ = High. Pull-down resistor is built in. | # Digital Output The following table shows the relationship between analog input voltage and digital output code. | INPUT SIGNAL | DIGITAL OUTPUT CODE | | | | | | | | | |-----------------|---------------------|---|----|---|---|---|---|----|----| | VOLTAGE | STEP | M | SB | | | | | LS | SB | | V <sub>RT</sub> | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | • | • | | | | | • | | | | | • | | | | | | • | | | | | • | • | | | | | • | | | | | • | 127 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | • | 128 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | • | | | | | • | • | | | | | • | • | | | | | • | | | | | • | | • | | | | | | | | | V <sub>RB</sub> | 255 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### **Electrical Specifications Measurement Circuits** NOTE: $C_L$ includes capacitance of probes. FIGURE 2. OUTPUT DATA DELAY MEASUREMENT CIRCUIT FIGURE 3. THREE-STATE OUTPUT MEASUREMENT CIRCUIT MEASUREMENT FIGURE 4. INTEGRAL NONLINEARITY ERROR/DIFFERENTIAL NONLINEARITY ERROR/OFFSET VOLTAGE TEST CIRCUIT FIGURE 5. DIFFERENTIAL GAIN ERROR, DIFFERENTIAL PHASE ERROR TEST CIRCUIT #### Electrical Specifications Measurement Circuits (Continued) FIGURE 6. DIGITAL OUTPUT CURRENT TEST CIRCUIT #### **Operation** (See Block diagram and Timing Chart II) - The HI2302 is a two-step parallel system A/D converter featuring a 4-bit upper comparator block and two lower comparator blocks of 4-bit each. The reference voltage that is equal to the voltage between V<sub>RT</sub> V<sub>RB</sub>/16 is constantly applied to the upper 4-bit comparator block. Voltage that corresponded to the upper data is fed through the reference supply to the lower 4-bit comparator block. Voltage that corresponded to the upper data is fed through the reference supply to the lower 4-bit comparator block. V<sub>RTS</sub> and V<sub>RBS</sub> pins serve for the self generation of V<sub>RT</sub> (reference voltage top) and V<sub>RB</sub> (reference voltage bottom), and they are also used as the sense pins as shown in the Application Circuit examples Figures 10 and 11. - This IC uses an offset cancel type comparator which operates synchronously with an external clock. It features the following operating modes which are respectively indicated on the Timing Chart II with S, H, C symbols. That is input sampling (auto zero) mode, input hold mode and comparison mode. - The operation of respective parts is as indicated in the Timing Chart II. For instance, input voltage VI (1) is sampled with the falling edge of the external clock (1) by means of the upper comparator block and the lower comparator A block. The upper comparator block finalizes comparison data MD (1) with the rising edge of the external clock (2). Simultaneously the reference supply generates the lower reference voltage RV (1) that corresponded to the upper results. The lower comparator A Block finalizes comparison data LD (1) with the rising edge of the external clock (3). MD (1) and LD (1) are combined and output as Out (1) with the rising edge of the external clock (4). Accordingly there is a 2.5 clock delay from the analog input sampling point to the digital data output. #### **Notes On Operation** V<sub>DD</sub>, V<sub>SS</sub> To reduce noise effects, separate the analog and digital systems close to the device. For both the digital and analog $V_{DD}$ pins, use a ceramic capacitor of about $0.1\mu F$ set as close as possible to the pin to bypass to the respective GNDs. Analog Input Compared with the flash type A/D converter, the input capacitance of the analog input is rather small. However, it is necessary to conduct the drive with an amplifier featuring sufficient band and drive capability. When driving with an amplifier of low output impedance, parasitic oscillation may occur. That may be prevented by insetting a resistance of about $33\Omega$ in series between the amplifier output and A/D input. When the $V_{IN}$ signal of pin No. 21 is monitored, the kickback noise of clock is. However, this has no effect on the characteristics of A/D conversion. · Clock Input The clock line wiring should be as short as possible also, to avoid any interference with other signals, separate it from other circuits. · Reference Input Voltage $V_{RT}$ to $V_{RB}$ is compatible with the dynamic range of the analog input. Bypassing $V_{RT}$ and $V_{RB}$ pins to GND, by means of a capacitor about $0.1\mu F$ , stable characteristics are obtained. By shorting $V_{DD}$ and $V_{RTS}$ , $V_{SS}$ and $V_{RBS}$ respectively, the self-bias function that generates $V_{RT}$ = about 2.5V and $V_{RB}$ = about 0.6V, is activated. Timing Analog input is sampled with the falling edge of CLK and output as digital data synchronized with a delay of 2.5 clocks and with the following rising edge. The delay from the clock rising edge to the data output is about 9ns (DV<sub>DD</sub> = 5V). • $\overline{\text{OE}}$ Pin Pins 1 to 8 ( $D_0$ to $D_7$ ) are in the output mode by leaving $\overline{OE}$ open or connecting it to $DV_{SS}$ , and they are in the high impedance mode by connecting it to $DV_{DD}$ . # **Application Circuits** FIGURE 7. SINGLE +5V POWER SUPPLY WHEN CLAMP IS USED (SELF-BIAS USED) #### NOTES: - 5. The relationship between the changes in CCP voltage (Pin 27) and in $V_{\mbox{\footnotesize{IN}}}$ voltage is positive phase. - 6. $\Delta V_{IN} / \Delta V_{CCP} = 3.0$ (f<sub>S</sub> = 20 MSPS). FIGURE 8. SINGLE +5V POWER SUPPLY DIGITAL CLAMP (SELF-BIAS USED) # Application Circuits (Continued) FIGURE 9. SINGLE +5V POWER SUPPLY WHEN CLAMP IS NOT USED (SELF-BIAS USED) 4-12 # Application Circuits (Continued) FIGURE 11. SINGLE +5V POWER SUPPLY WHEN CLAMP IS NOT USED (SELF-BIAS NOT USED) # **Typical Performance Curves** FIGURE 13. AMBIENT TEMPERATURE vs SUPPLY CURRENT FIGURE 14. SUPPLY VOLTAGE vs SUPPLY CURRENT FIGURE 15. SAMPLING FREQUENCY vs SUPPLY CURRENT FIGURE 16. INPUT FREQUENCY vs SUPPLY CURRENT FIGURE 17. AMBIENT TEMPERATURE VS MAXIMUM OPERATING FREQUENCY FIGURE 18. SUPPLY VOLTAGE VS MAXIMUM OPERATING FREQUENCY # Typical Performance Curves (Continued) FIGURE 19. AMBIENT TEMPERATURE vs SAMPLING DELAY FIGURE 20. FULL SCALE INPUT BANDWIDTH FIGURE 21. ANALOG INPUT FREQUENCY vs SNR, EFFECTIVE NUMBER OF BITS (ENOB) FIGURE 22. ANALOG INPUT FREQUENCY vs SFDR FIGURE 23. AMBIENT TEMPERATURE vs OUTPUT DATA DELAY FIGURE 24. AMBIENT TEMPERATURE vs OUTPUT DATA DELAY # Typical Performance Curves (Continued) FIGURE 25. LOAD CAPACITANCE vs OUTPUT DATA DELAY FIGURE 26. LOAD CAPACITANCE vs OUTPUT DATA DELAY FIGURE 27. $DV_{DD}$ SUPPLY VOLTAGE vs OUTPUT DATA DELAY All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site http://www.intersil.com