# ANALOG DEVICES

# 1MSPS Serial, 14-Bit SAR ADC

AD7485

# **Preliminary Technical Data**

#### FEATURES

Fast Throughput Rate: 1MSPS Wide Input Bandwidth: 10MHz Excellent DC Accuracy Performance Flexible Serial Interface Low Power: 90mW (Full-Power) and 5mW (NAP Mode) Standby Mode: 1µA max Internal +2.5V Reference Full-Scale Overrange Indication

#### FUNCTIONAL BLOCK DIAGRAM



**GENERAL DESCRIPTION** The AD7485 is a 14-bit, high

The AD7485 is a 14-bit, high speed, low power, successive-approximation ADC. The part features a serial interface with throughput rates up to 1MSPS. The part contains a low-noise, wide bandwidth track/hold amplifier which can handle input frequencies in excess of 10MHz.

The conversion process is a proprietary algorithmic successive-approximation technique. The input signal is sampled and conversion is initiated on the falling edge of a CONVST signal. The conversion process is controlled by an external master clock. Interfacing is via standard serial signal lines making the part directly compatible with microcontrollers and DSPs.

The AD7485 provides excellent ac and dc performance specifications. Factory trimming ensures high dc accuracy resulting in very low INL, offset and gain errors.

The part uses advanced design techniques to achieve very low power dissipation at high throughput rates. Power consumption in normal mode of operation is 70mW. There are two power-saving modes: a NAP mode, which keeps reference circuitry alive for quick power up, consumes 5mW while a STANDBY mode reduces power consumption to a mere  $5\mu$ W. The AD7485 features an on-board +2.5V reference but the part can also accomodate an externally-provided +2.5V reference source. The nominal analog input range is 0 to +2.5V

The AD7485 also provides the user with overrange indication via a 15th bit. If the analog input range strays outside the 0 to +2.5V input range the 15th data bit is set to a logic high.

The AD7485 is powered from a +4.75V to +5.25V supply. The part also provides a  $V_{DRIVE}$  pin which allows the user to set the voltage levels for the digital interface lines. The range for this  $V_{DRIVE}$  pin is from +2.85V to +5.25V. The part is housed in a 48-pin LQFP package and is specified over a -40°C to +85°C temperature range.

#### REV. PrA 01/21/02 9 AM

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

 One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

 Tel:
 781/329-4700
 www.analog.com

 Fax:
 781/326-8703
 © Analog Devices, Inc., 2002

## **PRELIMINARY TECHNICAL DATA**

# AD7485–SPECIFICATIONS

# $(T_{A} = 25^{\circ}C, V_{DD} = 4.75 \text{ V to } 5.25 \text{ V}, V_{DRIVE} = 2.7 \text{ V to } 5.25 \text{ V}, f_{SAMPLE} = 1 \text{MSPS})$

| Parameter                                                                                                                                                                                                                                                                                          | Specification                                                                          | Units                                                            | Test Conditions/Comments                 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------|
| DYNAMIC PERFORMANCE<br>Signal to Noise + Distortion (SINAD) <sup>2</sup><br>Signal to Noise Ratio (SNR) <sup>2</sup><br>Total Harmonic Distortion (THD) <sup>2</sup><br>Peak Harmonic or Spurious Noise (SFDR) <sup>2</sup><br>Intermodulation Distortion (IMD) <sup>2</sup><br>Second Order Terms | 78<br>78<br>-90<br>TBD                                                                 | dB min<br>dB min<br>dB max<br>dB max                             | $F_{IN} = 100 kHz$ Sine Wave             |
| Third Order Terms<br>Aperture Delay<br>Aperture Jitter<br>Full Power Bandwidth                                                                                                                                                                                                                     | TBD<br>10<br>10<br>10MHz typ<br>TBD                                                    | dB typ<br>dB typ<br>ns typ<br>@ 3 dB<br>@0.1 dB                  |                                          |
| DC ACCURACY<br>Resolution<br>Integral Nonlinearity <sup>2</sup><br>Differential Nonlinearity <sup>2</sup><br>Offset Error <sup>2</sup>                                                                                                                                                             | 14<br>TBD<br>±1<br>TBD<br>±1<br>±1.5                                                   | Bits<br>LSB max<br>LSB typ<br>LSB max<br>LSB typ<br>LSB max      | Guaranteed No Missed Codes to 14 bits    |
| Gain Error <sup>2</sup><br>ANALOG INPUT<br>Input Voltage<br>DC Leakage Current<br>Input Canacitance                                                                                                                                                                                                | ±1.5<br>0<br>+2.5<br>TBD<br>10                                                         | LSB max<br>V min<br>Volts max<br>μA max<br>pF typ                |                                          |
| REFERENCE INPUT/OUTPUT $V_{REF}$ Input Voltage $V_{REF}$ Input DC Leakage Current $V_{REF}$ Input Capacitance $V_{REF}$ Output Voltage $V_{REF}$ Error @ 25°C $V_{REF}$ Error T <sub>MIN</sub> to T <sub>MAX</sub> $V_{REF}$ Output Impedance                                                      | +2.5<br>±1<br>TBD<br>+2.5<br>TBD<br>TBD<br>TBD                                         | Volts<br>μA max<br>pF max<br>V nom<br>mV max<br>mV max<br>kΩ typ | ±1% for specified performance            |
| LOGIC INPUTS<br>Input High Voltage, $V_{INH}$<br>Input Low Voltage, $V_{INL}$<br>Input Current, $I_{IN}$<br>Input Capacitance, $C_{IN}^2$                                                                                                                                                          | V <sub>DRIVE</sub> -1<br>0.4<br>TBD<br>TBD                                             | V min<br>V max<br>µA max<br>pF max                               |                                          |
| LOGIC OUTPUTS<br>Output High Voltage, $V_{OH}$<br>Output Low Voltage, $V_{OL}$<br>Floating-State Leakage Current<br>Floating-State Output Capacitance <sup>2,3</sup><br>Output Coding                                                                                                              | $0.7 	ext{ x } V_{DRIVE}$<br>$0.3 	ext{ x } V_{DRIVE}$<br>TBD<br>TBD<br>Straight (Nati | V min<br>V max<br>µA max<br>pF max<br>ural) Binary               |                                          |
| CONVERSION RATE<br>Conversion Time<br>Track/Hold Acquisition Time<br>Throughput Rate                                                                                                                                                                                                               | TBD<br>TBD<br>TBD<br>1                                                                 | ns max<br>ns max<br>ns max<br>MSPS max                           | Sine Wave Input<br>Full-Scale Step Input |
| POWER REQUIREMENTS<br>V <sub>DD</sub><br>V <sub>DRIVE</sub><br>I <sub>DD</sub> Normal Mode (Static)<br>Normal Mode (Operational)<br>NAP Mode<br>Standby Mode                                                                                                                                       | +5<br>+2.85<br>+5.25<br>TBD<br>14<br>1<br>1                                            | Volts<br>V min<br>V max<br>mA max<br>mA max<br>mA max<br>µA max  | ±5%                                      |

### **PRELIMINARY TECHNICAL DATA**

TBD

TBD

ns

ns

| Parameter                 | Specification | Units  | Test Conditions/Comments |
|---------------------------|---------------|--------|--------------------------|
| POWER REQUIREMENTS        |               |        |                          |
| (continued)               |               |        |                          |
| Power Dissipation         |               |        |                          |
| Normal Mode (Operational) | 70            | mW max |                          |
| NAP Mode                  | 5             | mW max |                          |
| Standby Mode              | 5             | μW max |                          |

NOTES

<sup>1</sup>Temperature ranges as follows: -40°C to +85°C.

<sup>2</sup>See Terminology

MCLK Rise Time

MCLK - SCO Delay

<sup>3</sup>Sample tested (a) +25°C to ensure compliance

Specifications subject to change without notice.

# **TIMING CHARACTERISTICS** $1,2(V_{DD} = 5 V \pm 5\%, AGND = DGND = 0 V, V_{REF} = Internal; All specifications T_{MIN}$ to T\_{MAX} and valid for V\_{DRIVE} = 2.85 V to 5.25 V unless otherwise noted)

| Parameter              | Symbol                                | Min | Тур | Max | Units |
|------------------------|---------------------------------------|-----|-----|-----|-------|
| Master Clock Frequency | f <sub>MCLK</sub>                     | TBD |     | TBD | MHz   |
| MCLK Period            | t <sub>1</sub>                        | TBD |     | TBD | ns    |
| Conversion Time        | $t_2$                                 | TBD |     | TBD | ns    |
| CONVST Low Period      | t <sub>3</sub>                        | TBD |     | TBD | ns    |
| CONVST High Period     | t <sub>4</sub>                        | TBD |     | TBD | ns    |
| MCLK High Period       | t <sub>5</sub>                        | TBD |     | TBD | ns    |
|                        | , , , , , , , , , , , , , , , , , , , |     |     |     |       |

| MCLK Period                             | t <sub>1</sub>  | TBD | TBD | ns |
|-----------------------------------------|-----------------|-----|-----|----|
| Conversion Time                         | t <sub>2</sub>  | TBD | TBD | ns |
| CONVST Low Period                       | t <sub>3</sub>  | TBD | TBD | ns |
| CONVST High Period                      | $t_4$           | TBD | TBD | ns |
| MCLK High Period                        | t <sub>5</sub>  | TBD | TBD | ns |
| MCLK Low Period                         | t <sub>6</sub>  | TBD | TBD | ns |
| CONVST falling edge to MCLK rising edge | t <sub>7</sub>  | TBD |     | ns |
| CONVST falling edge to MSB valid        | t <sub>8</sub>  | TBD | TBD | ns |
| Data valid before SCO falling edge      | t <sub>9</sub>  | TBD | TBD | ns |
| Data valid after SCO falling edge       | t <sub>10</sub> | TBD | TBD | ns |
| CONVST rising edge to SDO 3-State       | t <sub>11</sub> | TBD |     | ns |
| CONVST Low Period                       | t <sub>12</sub> | TBD | TBD | ns |
| CONVST High Period                      | t <sub>13</sub> | TBD | TBD | ns |
| TFS falling edge to MCLK rising edge    | $t_{14}$        | TBD |     | ns |
| TFS falling edge to SCO rising edge     | t <sub>15</sub> | TBD | TBD | ns |
| TFS falling edge to MSB valid           | t <sub>16</sub> | TBD | TBD | ns |
| TFS rising edge to SDO 3-State          | t <sub>17</sub> | TBD | TBD | ns |
| TFS Low Period                          | t <sub>18</sub> | TBD | TBD | ns |
| TFS High Period                         | t <sub>19</sub> | TBD | TBD | ns |
| MCLK Fall Time                          | t <sub>20</sub> |     | TBD | ns |

 $t_{21}$ 

 $t_{22}$ 

TBD

#### ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

 $(T_A = +25^{\circ}C \text{ unless otherwise noted})$ 

| $V_{DD} \mbox{ to } GND \mbox{ TBD }$       |
|---------------------------------------------|
| V <sub>DRIVE</sub> to GNDTBD                |
| Analog Input Voltage to GND TBD             |
| Digital Input Voltage to GNDTBD             |
| Digital Output Voltage to GNDTBD            |
| REF IN to GNDTBD                            |
| Input Current to Any Pin Except SuppliesTBD |
| Operating Temperature Range                 |
| Commercial40°C to +85°C                     |
| Storage Temperature Range65°C to +150°C     |
| Junction Temperature +150°C                 |
| 48-Pin LQFP Package, Power DissipationTBD   |
| $\theta_{JA}$ Thermal Impedance             |
| $\theta_{JC}$ Thermal Impedance 10°C/W      |
| Lead Temperature, Soldering                 |
| Vapor Phase (60 secs) +215°C                |
| Infared (15 secs) +220°C                    |
| ESDTBD                                      |
|                                             |

#### NOTES

<sup>1</sup>Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### PIN CONFIGURATION



#### **ORDERING GUIDE**

| Model     | Temperature    | Package                    | Package            |  |  |
|-----------|----------------|----------------------------|--------------------|--|--|
|           | Range          | Description                | Description Option |  |  |
| AD7485BST | -40°C to +85°C | Low-profile Quad Flat Pack | ST-48              |  |  |

#### CAUTION\_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD7485 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



#### PIN FUNCTION DESCRIPTION

| Pin<br>Mnemonic    | Description                                                                                                                                                                                                                                                                                     |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AVDD               | Positive power supply for analog circuitry.                                                                                                                                                                                                                                                     |
| C <sub>BIAS</sub>  | Decoupling pin for internal bias voltage. A 100nF capacitor should be placed between this pin and AGND.                                                                                                                                                                                         |
| AGND               | Power supply ground for analog circuitry.                                                                                                                                                                                                                                                       |
| VIN                | Analog input. Single-ended analog input channel.                                                                                                                                                                                                                                                |
| VREF1              | Reference Output. VREF1 connects to the output of the internal 2.5V reference. A 1µF capacitor must be placed between this pin and AGND.                                                                                                                                                        |
| VREF2              | Reference Input. A $1\mu$ F capacitor must be placed between this pin and AGND. When using an external voltage reference source, the reference voltage should be applied to this pin.                                                                                                           |
| VREF3              | Reference decoupling pin. When using the internal reference, a 100nF must be connected from this pin to AGND. When using an external reference source, this pin should be connected directly to AGND.                                                                                           |
| STBY               | Standby logic input. When this pin is logic high, the device will be placed in Standby mode. See Power Saving Section for further details.                                                                                                                                                      |
| NAP                | Nap logic input. When this pin is logic high, the device will be placed in a very low power mode. See Power Saving Section for further details.                                                                                                                                                 |
| DVDD               | Positive power supply for digital circuitry.                                                                                                                                                                                                                                                    |
| DGND               | Ground reference for digital circuitry.                                                                                                                                                                                                                                                         |
| V <sub>DRIVE</sub> | Logic Power Supply Input. The voltage supplied at this pin will determine at what voltage the interface logic of the AD7485 will operate.                                                                                                                                                       |
| CONVST             | Convert Start Logic Input. A conversion is initiated on the falling edge of $\overline{\text{CONVST}}$ signal. The input track/hold amplifier goes from track mode to hold mode and the conversion process commences.                                                                           |
| RESET              | Reset Logic Input. A logic 0 on this pin resets the internal state machine and terminates a conversion that may be in progress. Holding this pin low keeps the part in a reset state.                                                                                                           |
| MCLK               | Master Clock Input. This is the input for the master clock which controls the conversion cycle. The frequency of this clock may be up to 25MHz. 24 clock cycles are required for each conversion.                                                                                               |
| SDO                | Serial Data Output. The conversion data is latched out on this pin on the rising edge of SCO. It should be latched into the receiving serial port of the DSP on the falling edge of SCO. The Over-range bit is latched out first, then 14 bits of data (MSB first) followed by a trailing zero. |
| TFS                | Transmit Frame Sync input. In Serial Mode 2, this pin acts as a framing signal for the serial data being clocked out on SDO. A falling edge on TFS brings SDO out of three-state and the data starts to get clocked out on the next rising edge of SCO.                                         |
| SMODE              | Serial Mode Input. A logic low on this pin selects Serial Mode 1 and a logic high selects Serial Mode 2. See Serial Interface Section for further details.                                                                                                                                      |
| SCO                | Serial Clock Output. This clock is derived from MCLK and is used to latch conversion data from the device. See Serial Interface Section for further details.                                                                                                                                    |

#### TERMINOLOGY

#### Integral Nonlinearity

This is the maximum deviation from a straight line passing through the endpoints of the ADC transfer function. The endpoints of the transfer function are zero scale, a point 1/2 LSB below the first code transition, and full scale, a point 1/2 LSB above the last code transition.

#### **Differential Nonlinearity**

This is the difference between the measured and the ideal 1 LSB change between any two adjacent codes in the ADC.

#### Offset Error

This is the deviation of the first code transition  $(00 \dots 000)$  to  $(00 \dots 001)$  from the ideal, i.e AGND + 0.5 LSB

#### **Gain Error**

This is the deviation of the last code transition (111 . . . 110) to (111 . . . 111) from the ideal (i.e.,  $V_{REF} - 1.5$  LSB) after the offset error has been adjusted out.

#### Track/Hold Acquisition Time

Track/Hold acquisition time is the time required for the output of the track/hold amplifier to reach its final value, within  $\pm 1/2$  LSB, after the end of conversion (the point at which the track/hold returns to track mode).

#### Signal to (Noise + Distortion) Ratio

This is the measured ratio of signal to (noise + distortion) at the output of the A/D converter. The signal is the rms amplitude of the fundamental. Noise is the sum of all nonfundamental signals up to half the sampling frequency ( $f_S/2$ ), excluding dc. The ratio is dependent on the number of quantization levels in the digitization process; the more levels, the smaller the quantization noise. The theoretical signal to (noise + distortion) ratio for an ideal N-bit converter with a sine wave input is given by:

Signal to (Noise + Distortion) = (6.02 N + 1.76) dB

Thus for a 14-bit converter, this is 86.04 dB.

#### **Total Harmonic Distortion**

Total harmonic distortion (THD) is the ratio of the rms sum of harmonics to the fundamental. For the AD7485 it is defined as:

THD (dB) = 20 log 
$$\frac{\sqrt{V_2^2 + V_3^2 + V_4^2 + V_5^2 + V_6^2}}{V_1}$$

where  $V_1$  is the rms amplitude of the fundamental and  $V_2$ ,  $V_3$ ,  $V_4$ ,  $V_5$  and  $V_6$  are the rms amplitudes of the second through the sixth harmonics.

#### Peak Harmonic or Spurious Noise

Peak harmonic or spurious noise is defined as the ratio of the rms value of the next largest component in the ADC output spectrum (up to  $f_S/2$  and excluding dc) to the rms value of the fundamental. Normally, the value of this specification is determined by the largest harmonic in the spectrum, but for ADCs where the harmonics are buried in the noise floor, it will be a noise peak.

#### Intermodulation Distortion

With inputs consisting of sine waves at two frequencies, fa and fb, any active device with nonlinearities will create distortion products at sum and difference frequencies of mfa  $\pm$  nfb where m, n = 0, 1, 2, 3, etc. Intermodulation distortion terms are those for which neither m nor n are equal to zero. For example, the second order terms include (fa + fb) and (fa - fb), while the third order terms include (2fa + fb), (2fa - fb), (fa + 2fb) and (fa - 2fb).

The AD7484 is tested using the CCIF standard where two input frequencies near the top end of the input bandwidth are used. In this case, the second order terms are usually distanced in frequency from the original sine waves while the third order terms are usually at a frequency close to the input frequencies. As a result, the second and third order terms are specified separately. The calculation of the intermodulation distortion is as per the THD specification where it is the ratio of the rms sum of the individual distortion products to the rms amplitude of the sum of the fundamentals expressed in dBs.

#### CIRCUIT DESCRIPTION CONVERTER OPERATION

The AD7485 is a 14-bit error correcting successive approximation analog-to-digital converter based around a capacitive DAC. It provides the user with track/hold, reference, A/D converter and versatile interface logic functions on a single chip. The analog input signal range that the AD7485 can convert is 0 to 2.5 Volts. The part requires a +2.5V reference which can be provided from the part's own internal reference or an external reference source. Figure 1 shows a very simplified schematic of the ADC. The Control Logic, SAR and the Capacitive DAC are used to add and subtract fixed amounts of charge from the sampling capacitor to bring the comparator back to a balanced condition.



Figure 1. Simplified Block Diagram of AD7485

Conversion is initiated on the AD7485 by pulsing the  $\overline{\text{CONVST}}$  input. On the falling edge of  $\overline{\text{CONVST}}$ , the track/hold goes from track to hold mode and the conversion sequence is started. Conversion time for the part is 24 MCLK periods. Figure 2 shows the ADC during conversion. When conversion starts, SW2 will open and SW1 will move to position B causing the comparator to become unbalanced. The ADC then runs through its successive approximation routine and brings the comparator back into a balanced condition. When the comparator is rebalanced, the conversion result is available in the SAR register.



Figure 2. ADC Conversion Phase

At the end of conversion, the track/hold returns to tracking mode and the acquisition time begins. The track/hold acquisition time is TBD nS. Figure 3 shows the ADC during its acquisition phase. SW2 is closed and SW1 is in position A. The comparator is held in a balanced condition and the sampling capacitor acquires the signal on  $V_{\rm IN}$ .



Figure 3. ADC Acquisition Phase

#### ADC TRANSFER FUNCTION

The output coding of the AD7485 is straight binary. The designed code transitions occur midway between successive integer LSB values (i.e., 1/2 LSB, 3/2 LSBs, etc.). The LSB size is  $V_{REF}$  / 16384. The nominal transfer characteristic for the AD7485 in shown in figure 4 below.



Figure 4. AD7485 Transfer Characteristic

### **PRELIMINARY TECHNICAL DATA**

## AD7485

#### **POWER SAVING**

The AD7485 uses advanced design techniques to achieve very low power dissipation at high throughput rates. In addition to this the AD7485 features two power saving modes, Nap Mode and Standby Mode. These modes are selected by bringing either the NAP or STBY pin to a logic high respectively.

When operating the AD7485 with a 25MHz MCLK in normal, fully powered mode, the current consumption is 14mA during conversion and the quiescent current is 10mA. Operating at a throughput rate of 500kSPS, the conversion time of 960nS contributes 33.6mW to the overall power dissipation.

 $(960nS / 2\mu S) \ge (5V \ge 14mA) = 33.6mW$ 

For the remaining 1.04 $\mu$ S of the cycle, the AD7485 dissipates 17.5mW of power.

 $(1.04\mu S / 2\mu S) \ge (5V \ge 10mA) = 26mW$ 

Thus the power dissipated during each cycle is:

33.6mW + 26mW = 59.6mW

Figure 5 below shows the AD7485 conversion sequence operating in normal mode.



Figure 5. Normal Mode Power Dissipation

In NAP mode, all the internal circuitry except for the internal reference is powered down. In this mode, the power dissipation of the AD7485 is reduced to 5mW. When exiting NAP mode a minimum of 100nS must be waited before initiating a conversion. This is necessary to allow the internal circuitry to settle after power-up and for the track/hold to properly acquire the analog input signal.

If the AD7485 is put into NAP mode after each conversion, the average power dissipation will be reduced but the throughput rate will be limited by the power-up time. Using the AD7485 with a throughput rate of 100kSPS while placing the part in NAP mode after each conversion would result in average power dissipation as follows: The power-up and conversion phase will contribute 7.42mW to the overall power dissipation.

 $(1.06\mu S / 10\mu S) \times (5V \times 14mA) = 7.42mW$ 

While in NAP mode for the rest of the cycle, the AD7485 dissipates only 4.47mW of power.

 $(8.94\mu S / 10\mu S) \times (5V \times 1mA) = 4.47mW$ 

Thus the power dissipated during each cycle is:

7.42mW + 4.47mW = 11.89mW

Figure 6 shows the AD7485 conversion sequence if putting the part into NAP mode after each conversion.



Figure 6. NAP Mode Power Dissipation

Figures 7 and 8 show a typical graphical representation of Power vs. Throughput for the AD7485 when in Normal and Nap modes respectively.



Figure 7. Normal Mode - Power vs. Throughput



Figure 8. Nap Mode - Power vs. Throughput

In STANDBY mode, all the internal circuitry is powered down and the power consumption of the AD7485 is reduced to  $5\mu$ W. Because the internal reference has been powered down, the power-up time necessary before a conversion can be initiated is longer. If using the internal reference of the AD7485, the ADC must be brought out of STANDBY mode 200µS before a conversion is initiated. Initiating a conversion before the required power-up time has elapsed will result in incorrect conversion data. If an external reference source is used and kept powered up while the AD7485 is in STANDBY mode, the powerup time required will be reduced.

#### SERIAL INTERFACE

The AD7485 has two serial interface modes, selected by the state of the SMODE pin. In both these modes the MCLK pin must be supplied with a clock signal of between TBD MHz and 25MHz. This MCLK signal controls the internal conversion process and is also used to derive the SCO signal. As the AD7485 uses an algorithmic successive-approximation technique, 24 MCLK cycles are required to complete a conversion. Due to the error-correcting operation of this ADC, all bit trials must be completed before the conversion result is calculated. This results in a single sample delay in the result that is clocked out.

In serial mode 1 (see Figure 10 for details), the  $\overline{\text{CONVST}}$  pin is used to initiate the conversion and also frame the serial data. When  $\overline{\text{CONVST}}$  is brought low, the SDO line is taken out of three-state, the over-range bit will be clocked out on the next rising edge of SCO followed by the 14 data bits (MSB first) and a trailing zero.  $\overline{\text{CONVST}}$  must remain low for 16 SCO pulses to allow all the data to be clocked out. When  $\overline{\text{CONVST}}$  returns to a logic high, the SDO line returns to three-state. TFS should be tied to ground in this mode.

In serial mode 2 (see Figure 11 for details), the  $\overline{\text{CONVST}}$  pin is used to initiate the conversion but the  $\overline{\text{TFS}}$  signal is used to frame the serial data. The duty cycle of the  $\overline{\text{CONVST}}$  signal may vary as shown in the timing diagram. This allows the  $\overline{\text{CONVST}}$  line to be driven by high precision, 50% duty cycle signal for extremely accurate sampling intervals.  $\overline{\text{TFS}}$  must remain low for 16 SCO cycles in this mode to allow all the data to be clocked out.

Figure 9 shows a typical connection diagram for the AD7485. In this case the MCLK signal is provided by a 25MHz crystal oscillator module. It could also be provided by the second serial port of a DSP (e.g. ADSP-2189M) if such were available.

In Figure 9 the  $V_{DRIVE}$  pin is tied to  $DV_{DD}$ , which results in logic output levels being either 0 V or  $DV_{DD}$ . The voltage applied to  $V_{DRIVE}$  controls the voltage value of the output logic signals. For example, if  $DV_{DD}$  is supplied by a 5 V supply and  $V_{DRIVE}$  by a 3 V supply, the logic output levels would be either 0 V or 3 V. This feature allows the AD7485 to interface to 3 V devices while still enabling the A/D to process signals at 5 V supply.



Figure 9. AD7485 Typical Connection Diagram



Figure 10. Serial Mode 1 (SMODE=0) Read Cycle



Figure 11. Serial Mode 2 (SMODE=10) Read Cycle



Figure 12. Serial Clock Timing

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

48-Pin LQFP Package (ST-48)

