

## 2.7GHz 3-Wire Bus Controlled Synthesiser Preliminary Information

The SP5668 is a single chip frequency synthesiser designed for tuning systems up to 2.7GHz.

The RF preamplifer contains a divide by two prescaler which can be disabled for applications up to 2GHz so enabling a step size equal to the comparison frequency up to 2GHz and twice the comparison frequency up to 2.7GHz.

Comparison frequencies are obtained either from a crystal controlled on–chip oscillator or from an external source.

The device contains three switching ports, P0 - P2, together with an 'in–lock' flag output. Various test modes including varactor disable and charge pump disable are also included.

#### **Features**

- Complete 2.7GHz single chip system
- · Optimised for low phase noise
- · Selectable divide by two prescaler
- · Selectable reference division ratio
- · Charge pump disable
- · Varactor line disable
- 'In-lock' flag
- Two selectable charge pump currents
- · Three switching ports
- · Reference frequency output
- ESD protection (Normal ESD handling procedures should be observed)





Figure 1 - Pin connections - top view

#### **Applications**

- SAT, TV, VCR and Cable tuning systems
- Communications systems



Figure 2 - SP5668 block diagram

#### **Electrical Characteristics**

 $T_{\text{AMB}}$  = 120°C to +80°C,  $V_{\text{CC}}$  = +4.5 to +5.5V. Reference frequency = 4MHz. These characteristics are guaranteed by either production test or design. They apply within the specified ambient temperature and supply voltage ranges unless otherwise stated.

| Characteristic      | Pin    | Value |     | Units           | Conditions        |                                     |
|---------------------|--------|-------|-----|-----------------|-------------------|-------------------------------------|
|                     |        | Min   | Тур | Max             |                   |                                     |
| Supply current, Icc | 12     |       | 65  | 81              | mA                | Vcc = 5V Prescaler enabled, PE = 1  |
|                     |        |       | 58  | 72              | mA                | Vcc = 5V Prescaler disabled, PE = 0 |
| RF input voltage    | 13, 14 | 100   |     | 300             | mV <sub>rms</sub> | 100MHz Prescaler enabled, PE = 1    |
|                     |        |       |     |                 |                   | See Fig. 5b.                        |
| 13, 14              | 40     |       |     | 300             | mV <sub>rms</sub> | 300MHz - 2.7GHz Prescaler enabled,  |
|                     |        |       |     |                 | 11115             | PE = 1, See Fig. 5b.                |
| 13,14               | 40     |       |     | 300             | mV <sub>rms</sub> | 100MHz to 2.0GHz Prescaler          |
|                     |        |       |     |                 | IIIIS             | disabled, PE = 0, See Fig. 5a       |
| RF input impedance  | 13, 14 |       |     |                 |                   | See Fig. 4.                         |
| Data, Clock, Enable | 4,5,6  |       |     |                 |                   |                                     |
| Input high voltage  |        | 3     |     | V <sub>cc</sub> | V                 |                                     |
| Input low voltage   |        | 0     |     | 0.7             | V                 |                                     |
| Input high current  |        |       |     | 10              | μΑ                | Input voltage = V <sub>CC</sub>     |
| Input low current   |        |       |     | -10             | μΑ                | Input voltage = V <sub>FF</sub>     |
| Hysteresis          |        |       | 400 |                 | mV                |                                     |
| Clock Rate          | 6      |       |     | 500             | kHz               |                                     |
|                     |        |       |     |                 |                   |                                     |
|                     |        |       |     |                 |                   |                                     |
|                     |        |       |     |                 |                   |                                     |
|                     |        |       |     |                 |                   |                                     |

#### **Electrical Characteristics (continued)**

 $T_{AMB} = 120^{\circ}$ C to +80°C,  $V_{CC} = +4.5$  to +5.5V. Reference frequency = 4MHz. These characteristics are guaranteed by either production test or design. They apply within the specified ambient temperature and supply voltage ranges unless otherwise stated.

| Characteristic                   | Pin     | Value |     | Units  | Conditions        |                                          |
|----------------------------------|---------|-------|-----|--------|-------------------|------------------------------------------|
|                                  |         | Min   | Тур | Max    |                   |                                          |
| Bus timing                       | 4, 5, 6 |       |     |        |                   |                                          |
| Data set up , t <sub>su</sub>    |         | 300   |     |        | ns                | See Fig. 3                               |
| Data hold, t <sub>HD</sub>       |         | 600   |     |        | ns                | See Fig. 3                               |
| Enable set up, t <sub>ES</sub>   |         | 300   |     |        | ns                | See Fig. 3                               |
| Enable hold , t <sub>EH</sub>    |         | 600   |     |        | ns                | See Fig. 3                               |
| Clock to enable, t <sub>CE</sub> |         | 300   |     |        | ns                | See Fig. 3                               |
| Charge pump output               | 1       |       |     |        |                   | See Table 3, V <sub>pin1</sub> =2V       |
| Current                          |         |       |     |        |                   | ·                                        |
| Charge pump output               | 1       |       |     | ±10    | nA                | $V_{pin1} = 2V$                          |
| leakage                          |         |       |     |        |                   | ·                                        |
| Drive output current             | 16      | 1     |     |        | mA                | $V_{PIN16} = 0.7V$                       |
| Drive output saturation          | 16      |       |     | 350    | mV                | OS = 1                                   |
| Voltage when disabled            |         |       |     |        |                   |                                          |
| External reference input         | 3       | 2     |     | 20     | MHz               | AC coupled sinewave                      |
| frequency                        |         |       |     |        |                   |                                          |
| External reference input         | 3       | 200   |     | 500    | mVp-p             | AC coupled sinewave                      |
| amplitude                        |         |       |     |        |                   |                                          |
| Crystal frequency                | 3       | 4     |     | 12     | MHz               |                                          |
| Recommended crystal              |         | 10    |     | 200    | Ω                 | Applies to 4MHz crystal only.            |
| Series resistance                |         |       |     |        |                   | "Parallel resonant" crystal. Figure      |
|                                  |         |       |     |        |                   | quoted is under all conditions           |
|                                  |         |       |     |        |                   | including start up.                      |
| Reference oscillator bias        | 3       | 200   |     |        | μΑ                | See Fig. 11                              |
| current                          |         |       |     |        |                   |                                          |
| REF output voltage*              | 10      |       | 350 |        | mVp-p             | AC coupled, 4MHz reference               |
|                                  |         |       |     |        |                   | frequency, See Fig.                      |
| Phase detector comparison        |         |       |     | 4      | MHz               |                                          |
| frequency                        |         |       |     |        |                   |                                          |
| Equivalent phase noise at        |         |       |     |        | dBc/Hz            | See **Note                               |
| phase detector                   |         |       |     |        |                   |                                          |
| RF division ratio                |         | 240   |     | 131071 |                   | PE = 0, Prescaler disabled               |
|                                  |         | 480   |     | 262142 |                   | PE = 1, Prescaler enabled                |
| Reference division ratio         |         |       |     |        |                   | See Table 1                              |
| Output ports P0-P2               | 7-9     |       |     |        |                   |                                          |
| Sink current                     |         | 10    |     | mA     | $V_{PORT} = 0.7V$ |                                          |
| Leakage current                  |         |       |     | 10     | μΑ                | V <sub>PORT</sub> = 13.2V                |
| Lock output                      |         |       |     |        |                   |                                          |
| Sink current                     |         | 1     |     |        | mA                | V <sub>PIN10</sub> = 0.7V, 'out of lock' |
| Leakage current                  |         |       |     | 10     | μΑ                | 'in lock'                                |

 $<sup>^{\</sup>ast}\,$  REF output should be connected to  $\mathrm{V}_{\mathrm{CC}}$  if unused

<sup>\*\*</sup> Note: 1. -148dBc/Hz @ 1KHz offset with 1MHz comparison frequency measured at the phase comparator.

<sup>2.</sup> When external reference is used, a high signal level is required for low phase noise.

#### **Absolute Maximum Ratings**

All voltages are referred to  $V_{\text{FF}}$  at 0V

| Charateristics                  | Pin    | Min  | Max                  | Units | Conditions                       |
|---------------------------------|--------|------|----------------------|-------|----------------------------------|
| Supply voltage, V <sub>CC</sub> | 12     | -0.3 | 7                    | V     |                                  |
| RF input voltage                | 13, 14 |      | 2.5                  | Vp-p  |                                  |
| RF input offset                 | 13, 14 | -0.3 | V <sub>cc</sub> +0.3 | V     |                                  |
| Port output voltage             | 7-9    | -0.3 | 14                   | V     | Port in off state                |
|                                 | 7-9    | -0.3 | 6                    | V     | Port in on state                 |
| Total port current              | 7-9    |      | 50                   | mA    |                                  |
| REFoutput DC offset             | 10     | -0.3 | V <sub>cc</sub> +0.3 | V     |                                  |
| Lock output DC offset           | 11     | -0.3 | V <sub>cc</sub> +0.3 | V     |                                  |
| Lock output current             | 11     |      | 10                   | mA    |                                  |
| Charge pump DC offset           | 1      | -0.3 | V <sub>cc</sub> +0.3 | V     |                                  |
| Drive DC offset                 | 16     | -0.3 | V <sub>cc</sub> +0.3 | V     |                                  |
| Crystal oscillator DC offset    | 2, 3   | -0.3 | V <sub>cc</sub> +0.3 | V     |                                  |
| Data, Clock & inputs            | 4,5,6  | -0.3 | V <sub>cc</sub> +0.3 | V     |                                  |
| Storage temperature             |        | -55  | +150                 | °C    |                                  |
| Junction temperature            |        |      | +150                 | °C    |                                  |
| MP16 Thermal resistance         |        |      |                      |       |                                  |
| Chip to ambient                 |        |      | 111                  | °C/W  |                                  |
| Chip to case                    |        |      | 41                   | °C/W  |                                  |
| Power consumption               |        |      | 407                  | mV    | All ports off, prescaler enabled |
| at V <sub>CC</sub> = 5.5V       |        |      |                      |       |                                  |
| ESD protection                  | ALL    | 2    |                      | kV    | MIL-STD 883 TM3015               |

#### **Functional Description**

The SP5668 contains all the elements necessary, with the exception of a frequency reference, loop filter and external high voltage transistor, to control a varicap tuned local oscillator, so forming a complete PLL frequency synthesised source. The device allows for operation with a high comparison frequency and is fabricated in high speed logic, which enables the generation of a loop with good phase noise performance. The RF preamplifier contains a selectable divide by two for operation above 2.0GHz. Up to 2GHz the RF input interfaces directly with the programmable divider, so eliminating degradation in phase noise due to the prescaler action. The block diagram is shown in Fig.2.

The SP5668 is controlled by a standard 3–wire bus comprising data, clock and enable inputs. The programming word contains 27 bits. P0 - P2 are used for port selection,  $2^{17}$  -  $2^0$  set the programmable divider ratio R2 - R0 select the reference division ratio (Table1). C0 sets the charge pump current (Table 3) and the remaining two bits T0, OS access test modes and disable the varactor drive (Table 2). The programming format is shown in Fig. 3.

The clock input is disabled by an enable low signal, data is therefore only clocked into the internal shift registers during an enable high and is loaded into the controlling buffers by an enable high to low transition. This load is also synchronised with the programmable divider so giving smooth fine tuning.

The RF signal is fed to an internal preamplifier, which provides gain and reverse isolation from the divider signals. The output of the preamplifier is fed to the  $\div$  2/1 selectable prescaler and then to the 17 bit fully programmable divider, which is of MN+A architecture. The M counter is 13 bit and the A counter 4. If bit PE is set to a 0 the prescaler is disabled; the control function PE cannot be used dynamically. The output of the programmable divider is fed to the phase comparator where it is compared in both phase and frequency domain with the comparison frequency. This frequency is derived either from the on board crystal controlled oscillator or from an external source. In both cases the reference frequency is divided down to the comparison frequency by the reference divider which is programmable into 1 of 8 ratios as described in Table 1.

The output of the phase comparator feeds the charge pump and loop amplifier section, which when used with an external high voltage transistor and loop filter integrates the current pulses into the varactor line voltage. The charge pump current is selected by bit C0 as described in Table 3.

The phase comparator also drives the lock detect circuit which generates a lock flag. 'In-lock' is indicated by a high impedance state on the lock output.

The crystal frequency Fref is available at the REF output. This may be used as the reference for a second synthesiser as shown in Fig. 6. The REF output is disabled by connecting the output, pin 3, to  $\rm V_{CC}$ .

#### **Phase Noise**

The SP5668 has been designed to offer good phase noise performance even when operated with a standard low profile 4MHz crystal and a high comparison frequency, e.g. 2MHz.

The typical phase noise performance measured in the standard application is contained in Table 4. It has been demonstrated that even higher levels of performance will be achieved in a tuner application.

#### **Test Modes**

The programmable divider output divided by two Fpd/2 and the comparison frequency Fcomp, can be switched to ports P0 and P1 respectively.

The charge pump can be forced to either source or sink current, and may be disabled to high impedance state.

The varactor DRIVE output can be disabled by the OS bit within the data word, so switching the external transistor 'OFF' and allowing an external voltage to be written to the varactor line for tuner alignment purposes.

The test modes are described in Table 2.



Figure 3 - Data format and timing

| R2 | R1 | R0 | RATIO | Comparison Frequency with a 4MHz<br>external reference |
|----|----|----|-------|--------------------------------------------------------|
| 0  | 0  | 0  | 2     | 2MHz                                                   |
| 0  | 0  | 1  | 4     | 1MHz                                                   |
| 0  | 1  | 0  | 8     | 500kHz                                                 |
| 0  | 1  | 1  | 16    | 250kHz                                                 |
| 1  | 0  | 0  | 32    | 125kHz                                                 |
| 1  | 0  | 1  | 64    | 62.5kHz                                                |
| 1  | 1  | 0  | 128   | 31.25kHz                                               |
| 1  | 1  | 1  | 256   | 15.625kHz                                              |
|    |    | I  |       | 1                                                      |

Table 1 - Reference division ratio

| P1             | P0 | T0 | FUNCTIONAL DESCRIPTION                  |
|----------------|----|----|-----------------------------------------|
| X              | X  | 0  | Normal operation                        |
| 0              | 0  | 1  | Charge pump sink. LOCK output = Lo Z    |
| 0              | 1  | 1  | Charge pump source. LOCK output = Hi Z  |
| 1              | 0  | 1  | Charge pump disable. LOCK output = Lo Z |
| 1              | 1  | 1  | Port P1 = Fcomp: Port 0 = Fpd/2         |
| X = Don't care |    |    |                                         |

Table 2 - Test modes

### SP5668 Preliminary Information

| C0 | CURRENT IN mA |      |      |  |  |  |  |  |
|----|---------------|------|------|--|--|--|--|--|
|    | MIN           | MAX  |      |  |  |  |  |  |
| 0  | 0.23          | 0.30 | 0.37 |  |  |  |  |  |
| 1  | 0.68          | 0.90 | 1.12 |  |  |  |  |  |

Table 3 - Charge pump

| F <sub>LO</sub> | F<br>(4MHz XTAL) | RF Division<br>RATIO | VCO PHASE<br>NOISE @1kHZ<br>OFFSET (dBc/Hz) | EQUIVALENT PHASE NOISE PHASE DETECTOR (dBc/Hz) |
|-----------------|------------------|----------------------|---------------------------------------------|------------------------------------------------|
| 2GHz            | 1MHz             | 2000                 | -84                                         | -146                                           |
| 2GHz            | 2MHz             | 1000                 | -80                                         | -144                                           |

Table 4 - Typical phase noise



Figure 4 - Typical input impedance



Figure 5a - Typical input sensitivity (Prescaler disabled, PE=0)

Figure 5b - Typical input sensitivity (Prescaler enabled, PE=1)



Figure 6 - Example of double conversion from VHF/UHF frequencies to TV IF



Figure 7 - Typical application, SP5668

#### **Application Notes**

A generic set of application notes AN168 for designing with synthesisers such as the SP5668 has been written. This covers aspects such as loop filter design and decoupling. This application note is also featured in the Media IC Handbook.

A generic test/demo board has been produced which can be used for the SP5668. A circuit diagram is shown in Fig. 8. The board can be used for the following purposes:

- A) Measuring RF sensitivity performance.
- (B) Indicating port function
- (C) Synthesising a voltage controlled oscillator
- (D) Testing of external reference sources



Figure 8 - Evaluation board

#### **Loop Bandwidth**

The majority of applications for which the SP5668 is intended require a loop filter bandwidth of between 2kHz and 10kHz

Typically the VCO phase noise will be specified at both 1kHz and 10kHz offset. It is common practice to arrange the loop filter bandwidth such that the 1kHz figure lies within the loop bandwidth. Thus the phase noise depends on the synthesiser comparator noise floor, rather than the VCO.

The 10kHz offset figure should depend on the VCO providing the loop is designed correctly, and is not underdamped.

#### **Reference Source**

The SP5668 offers optimal LO phase noise performance when operated with a large step size. This is due to the fact that the LO phase noise within the loop bandwidth is:

 $\begin{array}{ccc} \text{phase comparator} & \text{hoise floor} & +20 \log \left( \frac{\text{LO frequency}}{\text{phase comparator frequency}} \right) \end{array}$ 

Assuming the phase comparator noise floor is flat irrespective of sampling frequency, this means that the best performance will be achieved when the overall LO to phase comparator division ratio is a minimum.

There are two ways of achieving a higher phase comparator sampling frequency:—

- A) reduce the division ratio between the reference source and the phase comparator
- B) use a higher reference source frequency.

Approach B) may be preferred for best performance since it is possible that the noise floor of the reference oscillator may degrade the phase comparator performance if the reference division ratio is very small.



Figure 9 - Input/Output interface circuits



|                                   | Min          | Max   | Min       | Max   |  |  |  |
|-----------------------------------|--------------|-------|-----------|-------|--|--|--|
|                                   | mm           | mm    | inch      | inch  |  |  |  |
| А                                 | 1.35         | 1.75  | 0.053     | 0.069 |  |  |  |
| A1                                | 0.10         | 0.25  | 0.004     | 0.010 |  |  |  |
| D                                 | 9.80         | 10.00 | 0.386     | 0.394 |  |  |  |
| Н                                 | 5.80         | 6.20  | 0.228     | 0.244 |  |  |  |
| Е                                 | 3.80         | 4.00  | 0.150     | 0.157 |  |  |  |
| L                                 | 0.40         | 1.27  | 0.016     | 0.050 |  |  |  |
| е                                 | 1.27         | BSC   | 0.050 BSC |       |  |  |  |
| b                                 | 0.33         | 0.51  | 0.013     | 0.020 |  |  |  |
| С                                 | 0.19         | 0.25  | 0.008     | 0.010 |  |  |  |
| 0                                 | O°           | 8°    | 0°        | 8°    |  |  |  |
| h                                 | 0.25         | 0.50  | 0.010     | 0.020 |  |  |  |
|                                   | Pin Features |       |           |       |  |  |  |
| N                                 | 16 16        |       |           |       |  |  |  |
| Conforms to JEDEC MS-012AC Iss. C |              |       |           |       |  |  |  |

#### Notes:

- 1. The chamfer on the body is optional. If not present, a visual index feature, e.g. a dot, must be located within the cross—hatched area.
- 2. Controlling dimensions are in inches.
- 3. Dimension D do not include mould flash, protusion or gate burrs. These shall not exceed 0.006" per side.
- 4. Dimension E1 do not include inter—lead flash or protusion. These shall not exceed 0.010" per side.
- 5. Dimension b does not include dambar protusion / intrusion. Allowable dambar protusion shall be 0.004" total in excess of b dimension.

| © Zarlink | © Zarlink Semiconductor 2002 All rights reserved. |         |         |        |         |  |                          |                  | Package Code |                                     |
|-----------|---------------------------------------------------|---------|---------|--------|---------|--|--------------------------|------------------|--------------|-------------------------------------|
| ISSUE     | 1                                                 | 2       | 3       | 4      | 5       |  |                          | Previous package | codes        | Package Outline for                 |
| ACN       | 6745                                              | 201938  | 202597  | 203706 | 212431  |  | ZARLINK<br>SEMICONDUCTOR | MP /             | / S          | 16 lead SOIC<br>(0.150" Body Width) |
| DATE      | 7Apr95                                            | 27Feb97 | 12Jun97 | 9Dec97 | 25Mar02 |  |                          |                  |              | , ,                                 |
| APPRD.    |                                                   |         |         |        |         |  |                          |                  |              | GPD00012                            |



# For more information about all Zarlink products visit our Web Site at

www.zarlink.com

Information relating to products and services furnished herein by Zarlink Semiconductor Inc. trading as Zarlink Semiconductor or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink.

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request.

Purchase of Zarlink's  $I^2C$  components conveys a licence under the Philips  $I^2C$  Patent rights to use these components in an  $I^2C$  System, provided that the system conforms to the  $I^2C$  Standard Specification as defined by Philips.

Zarlink and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.

Copyright 2002, Zarlink Semiconductor Inc. All Rights Reserved.

TECHNICAL DOCUMENTATION - NOT FOR RESALE