

#### DESCRIPTION

The IMP5218 terminator is part of IMP's SCSI terminator family of high-performance, adaptive. non-linear mode SCSI products, which are designed to deliver true UltraSCSI performance in SCSI applications. The low voltage BiCMOS architecture employed in its design offers performance superior to older linear passive and active techniques. IMP's SCSI terminator architecture employs high-speed adaptive elements for each channel, thereby providing the fastest response possible — typically 35MHz, which is 100 times faster than the older linear regulator/terminator approach used by other manufacturers. Products using this older linear regulator approach have bandwidths which are dominated by the output capacitor and which are limited to 500KHz (see further discussion in the Functional Description section). This new architecture also eliminates the output compensation capacitor required in earlier terminator designs. Each is approved for use with SCSI-1, -2, -3, UltraSCSI and beyond — providing the highest performance alternative available today.

Another key improvement offered by the IMP5218 lies in its ability to insure reliable, error free communications even in systems which do not adhere to recommended SCSI hardware design guidelines, such as the use of improper cable lengths and impedances. Frequently, this situation is not controlled by the peripheral or host designer and, when problems occur, they are the first to be made aware of the problem. The IMP5218 architecture is much more tolerant of marginal system integrations.

The IMP5218 has two disconnect pins for SCSI Plug and Play (PnP) applications. Quiescent current is typically less than 275µA in this mode, while the output capacitance is also less than 3pF. The obvious advantage of extended battery life for portable systems is inherent in the product's disable-mode feature. Additionally, the disable function permits factoryfloor or production-line configurability, reducing inventory and product-line diversity costs. Field configurability can also be accomplished without physically removing components which, often times results in field returns due to mishandling.

Reduced component count is also inherent in the IMP5218 architecture. Traditional termination techniques require large stabilization and transient protection capacitors of up to  $20\mu$ F in value and size. The IMP5218 architecture does not require these components, allowing all the cost savings associated with reduced inventory, board space, and assembly, plus higher reliability.

# 9-Line SCSI Terminator Plug and Play

#### **KEY FEATURES**

- SCSI PLUG AND PLAY, DUAL LOW DISCONNECT, LOGIC LOW COMMAND DISCONNECTS ALL TERMINATION LINES
- HOT SWAP COMPATIBLE
- ULTRA-FAST RESPONSE FOR FAST-20 SCSI APPLICATIONS
- 35MHz CHANNEL BANDWIDTH
- 3.5V OPERATION
- LESS THAN 3pF OUTPUT CAPACITANCE
- DISABLE-MODE CURRENT LESS THAN 275µA
- THERMALLY SELF LIMITING
- NO EXTERNAL COMPENSATION CAPACITORS
- IMPLEMENTS 8-BIT OR 16-BIT (*WIDE*) APPLICATIONS
- COMPATIBLE WITH ACTIVE NEGATION DRIVERS (60mA / CHANNEL)
- COMPATIBLE WITH PASSIVE AND ACTIVE TERMINATIONS
- APPROVED FOR USE WITH SCSI 1, 2, 3 AND ULTRASCSI



Note: All surface-mount packages are available in Tape & Reel. Append the letter "T" to part number. (i.e. IMP5218CDWT)

# ABSOLUTE MAXIMUM RATINGS (Note 1)

| Continuous Termination Voltage             | 10V            |
|--------------------------------------------|----------------|
| Continuous Output Voltage Range            |                |
| Continuous Disable Voltage Range           |                |
| Operating Junction Temperature             |                |
| Storage Temperature Range                  | 65°C to +150°C |
| Solder Temperature (Soldering, 10 seconds) |                |

Note 1. Exceeding these ratings could cause damage to the device.

#### THERMAL DATA

| DW PACKAGE:                                                                                         |  |
|-----------------------------------------------------------------------------------------------------|--|
| THERMAL RESISTANCE-JUNCTION TO AMBIENT, Q <sub>JA</sub>                                             |  |
| PW PACKAGE:                                                                                         |  |
| THERMAL RESISTANCE-JUNCTION TO AMBIENT, Q <sub>IA</sub>                                             |  |
| Junction Temperature Calculation: $T_1 = T_A + (P_D x \theta_A)$ .                                  |  |
| The $\theta_{14}$ numbers are guidelines for the thermal performance of the device/pc-board system. |  |
| All of the above assume no ambient airflow.                                                         |  |

#### PACKAGE PIN OUTS

| N.C.<br>D0<br>D1<br>D2<br>D2<br>D3<br>D2<br>D3<br>D4<br>D3<br>D2<br>D5<br>D2<br>D1<br>D5<br>D2<br>D3<br>D4<br>D3<br>D8<br>D7<br>D6<br>D7<br>D6<br>D7<br>D6<br>D7<br>D6<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7 |        | 1 |                    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---|--------------------|
| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                  | N.C. 🗖 | 2 |                    |
| D2 1 5 12 107   D3 6 11 106   D4 7 10 105                                                                                                                                                                              | D0 🗔   | 3 | 14 DISC2           |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                   | D1 🞞   | 4 | <sup>13</sup> 🔟 D8 |
| $\mathbf{D4} \square 7$ 10 $\square \mathbf{D5}$                                                                                                                                                                       | D2 🗔   | 5 | 12 🞞 <b>D7</b>     |
|                                                                                                                                                                                                                        | D3 🗔   | 6 | 11 🞞 D6            |
|                                                                                                                                                                                                                        | D4 🗔   | 7 | <sup>10</sup> 🞞 D5 |
| GND 📖 🛛 8 🦳 9 🎞 GND                                                                                                                                                                                                    | GND 🗔  | 8 | 9 🎞 GND            |

#### DW PACKAGE

(Top View)

|       | 20    |          |
|-------|-------|----------|
| N.C.  | 2 19  | DISC1    |
| N.C.  | 3 18  | DISC2    |
| D0    | 4 17  | D8 🗆     |
| D1 🖂  | 5 16  | D7       |
| D2 💷  | 6 15  | □ N.C.   |
| D3 🗔  | 7 14  | D6       |
| D4 🗔  | 8 13  | D5       |
| N.C.  | 9 12  | P □ N.C. |
| GND 🗆 | 10 11 | GND      |
|       |       |          |

**PW PACKAGE** 

(Top View)

#### **RECOMMENDED OPERATING CONDITIONS (Note 2)**

| Demonster                                    | Complete I        | Recommended Operating Conditions |      |       | 11-14- |  |
|----------------------------------------------|-------------------|----------------------------------|------|-------|--------|--|
| Parameter                                    | Symbol            | Min.                             | Тур. | Max.  | Units  |  |
| Termination Voltage                          | V <sub>term</sub> | 3.5                              |      | 5.5   | V      |  |
| High Level Disable Input Voltage             | Vih               | 2                                |      | VTERM | V      |  |
| Low Level Disable Input Voltage              | VIL               | 0                                |      | 0.8   | V      |  |
| Operating Virtual Junction Temperature Range |                   | 0                                |      | 125   | °C     |  |

Note 2. Range over which the device is functional.

#### **ELECTRICAL CHARACTERISTICS**

**Term Power = 4.75V unless otherwise specified.** Unless otherwise specified, these specifications apply at the recommended operating ambient temperature of  $T_A = 25^{\circ}$ C. Low duty cycle pulse testing techniques are used which maintains junction and case temperatures equal to the ambient temperature.

| Parameter                             | Cumbal            | I Test Conditions                                                                           |      | IMP5218 |      |       |
|---------------------------------------|-------------------|---------------------------------------------------------------------------------------------|------|---------|------|-------|
| Parameter                             | Symbol            |                                                                                             | Min. | Тур.    | Max. | Units |
| Output High Voltage                   | Vout              |                                                                                             | 2.65 | 2.85    |      | V     |
| TermPwr Supply Current                | I <sub>cc</sub>   | All data lines = open                                                                       |      | 6       | 9    | mA    |
|                                       |                   | All data lines = 0.5V                                                                       |      | 215     | 225  | mA    |
|                                       |                   | $\overline{\text{DISC1}} = \overline{\text{DISC2}} = \text{OV}$                             |      | 275     |      | μA    |
| Output Current                        | I <sub>OUT</sub>  | $V_{OUT} = 0.5V$                                                                            | -21  | -23     | -24  | mA    |
| Disable Input Current                 | I <sub>IN</sub>   | $\overline{\text{DISC1}} = \overline{\text{DISC2}} = 4.75\text{V}$                          |      | 90      |      | μA    |
|                                       |                   | $\overline{\text{DISC1}} = \overline{\text{DISC2}} = \text{OV}$                             |      | -10     |      | nA    |
| Output Leakage Current                |                   | $\overline{\text{DISC1}} = \overline{\text{DISC2}} = \text{OV}, V_{\text{O}} = 0.5\text{V}$ |      | 10      |      | nA    |
| Capacitance in Disabled Mode          | Cout              | $V_{OUT} = 0V$ , frequency = 1MHz                                                           |      | 3       |      | рF    |
| Channel Bandwidth                     | BW                |                                                                                             |      | 35      |      | MHz   |
| Termination Sink Current, per Channel | I <sub>SINK</sub> | $V_{OUT} = 4V$                                                                              |      | 60      |      | mA    |

#### **BLOCK DIAGRAM**



#### **FUNCTIONAL DESCRIPTION**

Cable transmission theory suggests to optimize signal speed and quality, the termination should act both as an ideal voltage reference when the line is released (deasserted) and as an ideal current source when the line is active (asserted). Common active terminators, which consist of Linear Regulators in series with resistors (typically  $110\Omega$ ), are a

compromise. As the line voltage

increases, the amount of current

decreases linearly by the equation V

unique new architecture applies the

regardless of line voltage until the

termination high threshold (2.85V)

Acting as a near ideal line terminator, the IMP5218 closely

= I \* R. The IMP5218, with its

maximum amount of current

is reached.

demands by delivering 24mA on assertion and by imposing 2.85V on deassertion. In order to disable the device, the  $\overline{DISC1}$  and  $\overline{DISC2}$  pins must be driven logic **Low**. This mode of operation places the device in a sleep state where a meager 275µA of quiescent current is consumed. Additionally, all outputs are in a

POWER UP / POWER DOWN FUNCTION TABLE

| DISC1 | DISC2 | Outputs  | Quiescent<br>Current |
|-------|-------|----------|----------------------|
| Н     | Н     | Enabled  | 6mA                  |
| Н     | L     | Enabled  | 6mA                  |
| L     | Н     | Enabled  | 6mA                  |
| L     | L     | Disabled | 275μΑ                |
| Open  | Open  | Enabled  | 6mA                  |

Hi-Z (impedance) state. Sleep mode can be used for power conservation or to completely eliminate the terminator from the SCSI chain. In the second case, termination node capacitance is important to consider. The terminator will appear as a parasitic distributed capacitance on the line, which can detract from bus performance. For this reason, the IMP5218 has been optimized to have only 3pF of capacitance per output in the sleep state.

reproduces the optimum case when the device is enabled. To enable the device the  $\overline{\text{DISC1}}$  and  $\overline{\text{DISC2}}$  Pins must be pulled logic **High**, **Open**, or any combination of both **High** and **Low**. During this mode of operation, quiescent current is 6mA and the device will respond to line

An additional feature of the IMP5218 is its compatibility with active negation drivers. The device handles up to 60mA of sink current for drivers which exceed the 2.85V output **High**.

# **GRAPH / CURVE INDEX**

## Waveforms

#### FIGURE #

- 1A. RECEIVING WAVEFORM (Freq. = 1.0MHz)
- 1B. DRIVING WAVEFORM
- 2A. RECEIVING WAVEFORM (Freq. = 5.0MHz)
- 2B. DRIVING WAVEFORM
- 3. 10MHz WAVEFORM
- 4. 20MHz WAVEFORM

# **Characteristic Curves**

#### FIGURE #

- 5. OUTPUT HIGH VOLTAGE vs. JUNCTION TEMPERATURE
- 6. OUTPUT CURRENT vs. JUNCTION TEMPERATURE
- 7. OUTPUT CURRENT vs. OUTPUT HIGH VOLTAGE ( $V_T = 4.75V$ )
- 8. OUTPUT CURRENT vs. OUTPUT HIGH VOLTAGE ( $V_T = 3.3V$ )
- 9. TERMINATION VOLTAGE vs. SUPPLY CURRENT
- 10. TERMPWR SUPPLY CURRENT vs. TERMINATION VOLTAGE (Disabled)
- 11. OUTPUT HIGH VOLTAGE vs. JUNCTION TEMPERATURE ( $V_T = 3.3V$ )
- **12.** OUTPUT CURRENT vs. JUCTION TEMPERATURE ( $V_T = 3.3V$ )
- 13. OUTPUT HIGH VOLTAGE vs. TERMINATION VOLTAGE
- 14. OUTPUT CURRENT vs. TERMINATION VOLTAGE
- 15. OUTPUT CURRENT MATCHING CHANNEL TO CHANNEL

# FIGURE INDEX

# **Application Circuits**

FIGURE #

16. 8-BIT SCSI SYSTEM APPLICATION



75C08

75C08



#### FIGURE 3. — 10MHz WAVEFORM

FIGURE 4. — 20MHz WAVEFORM



3



FIGURE 5. — OUTPUT HIGH VOLTAGE vs. JUNCTION TEMP.



FIGURE 7. — OUTPUT CURRENT vs. OUTPUT HIGH VOLTAGE





FIGURE 8. — OUTPUT CURRENT vs. OUTPUT HIGH VOLTAGE



FIGURE 6. — OUTPUT CURRENT vs. JUNCTION TEMP.



FIGURE 10. — TERMPWR SUPPLY CURRENT vs. TERMINATION VOLTAGE (Disabled) (I<sub>cc</sub>) TermPwr Supply Current - ( $\mu$ A) (V<sub>TERM</sub>) Termination Voltage - (V)

FIGURE 11. — OUTPUT HIGH VOLTAGE vs. JUNCTION TEMP.



FIGURE 12. — OUTPUT CURRENT vs. JUNCTION TEMP.









# **APPLICATION SCHEMATIC**





### PACKAGE DIMENSIONS



16-Pin Plastic (SOWB) Widebody S.O.I.C.



| MILLIMETERS INCHES |       |          |         |       |  |  |
|--------------------|-------|----------|---------|-------|--|--|
| DIM                | MIN   | MAX      | MIN MAX |       |  |  |
| A                  | _     | 10.67    | _       | 0.420 |  |  |
| B                  | 7.49  | 7.75     | 0.295   | 0.305 |  |  |
| C                  | 2.35  | 2.65     | 0.093   | 0.104 |  |  |
| D                  | 0.25  | 0.46     | 0.010   | 0.018 |  |  |
| F                  | 0.64  | 0.89     | 0.025   | 0.035 |  |  |
| G                  | 1.27  | 1.27 BSC |         | D BSC |  |  |
| J                  | 0.23  | 0.32     | 0.009   | 0.013 |  |  |
| K                  | 0.10  | 0.30     | 0.004   | 0.012 |  |  |
| L                  | 8.13  | 8.64     | 0.320   | 0.340 |  |  |
| M                  | 0°    | 8°       | 0°      | 8°    |  |  |
| P                  | 10.26 | 10.65    | 0.404   | 0.419 |  |  |
| * See NOTE: 1      |       |          |         |       |  |  |



**PWP** 20-Pin Thin Small Shrink Outline (TSSOP)



| MILLIMETERS |      |       | INCHES    |        |  |
|-------------|------|-------|-----------|--------|--|
| DIM         | MIN  | MAX   | MIN       | MAX    |  |
| Α           | _    | 0.90  | _         | 0.354  |  |
| В           | 0.18 | 0.30  | 0.0071    | 0.0118 |  |
| С           | 0.90 | 0.180 | 0.0035    | 0.0071 |  |
| D           | 6.40 | 6.60  | 0.252     | 0.260  |  |
| Ε           | 4.30 | 4.48  | 0.169     | 0.176  |  |
| F           | 0.65 | BSC   | 0.025 BSC |        |  |
| G           | 0.05 | 0.15  | 0.002     | 0.005  |  |
| Н           | _    | 1.10  | _         | 0.0433 |  |
| L           | 0.50 | 0.70  | 0.020     | 0.028  |  |
| Μ           | 0°   | 8°    | 0°        | 8°     |  |
| Р           | 6.25 | 6.50  | 0.246     | 0.256  |  |



IMP, Inc. **Corporate Headquarters** 2830 N. First Street San Jose, CA 95134 Tel: 408.432.9100 Main Tel: 800.438.3722 Fax: 408.434.0335 Fax-on-Demand: 800.249.1614 (USA) Fax-on-Demand: 303.575.6156 (International) e-mail: info@impinc.com http://www.impweb.com

The IMP logo is a registered trademark of IMP, Inc. All other company and product names are trademarks of their respective owners. © 1997 IMP, Inc. Printed in USA Part No.: IMP5218 Document Number: IMP5218-02-10/97