

# LC863264B/56B/48B/40B/32B/28B/24B/20B/16B

## **8-Bit Single Chip Microcontroller**

#### **Under Development**

### LC863264B/56B/48B/40B/32B/28B/24B/20B/16B

8-bit Single Chip Microcontroller with on-chip 64K/56K/48K/40K/32K/28K/24K/20K/16K-byte ROM, on-chip 640/512-byte RAM and 352x9 bit OSD RAM

#### Overview

The LC863264/56/48/40/32/28/24/20/16B are 8-bit single chip microcontrollers with the following on-chip functional blocks:

- CPU: Operable at a minimum bus cycle time of 0.424 µs
- On-chip ROM capacity

Program ROM: 64K/56K/48K/40K/32K/28K/24K/20K/16K bytes

CGROM: 16K bytes

- On-chip RAM capacity: 640/512 bytes
- OSD RAM :  $352 \times 9$  bits
- Closed-Caption TV controller and the on-screen display controller
- Closed-Caption data slicer
- Four channels × 8-bit AD Converter
- Three channels × 7-bit PWM
- Two 16-bit timer/counters, 14-bit base timer
- 8-bit synchronous serial interface circuit
- IIC-bus compliant serial interface circuit (Multi-master type)
- ROM correction function
- 16-source 10-vectored interrupt system
- Integrated system clock generator and display clock generator

Only one X'tal oscillator (32.768kHz) for PLL reference is used for both generators

TV control and the Closed Caption function

All of the above functions are fabricated on a single chip.

Note: This product includes the IIC bus interface circuit. If you intend to use the IIC bus interface, please notify us of this in advance of our receiving your program ROM code order.

Purchase of SANYO IIC components conveys a license under the Philips IIC Patents Rights to use these components in an IIC system, provided that the system conforms to the IIC Standard Specification as defined by Philips.

#### Trademarks

IIC is a trademark of Philips Corporation.

- Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications.
- SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein.

## SANYO Electric Co.,Ltd. Semiconductor Company

TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110-8534 JAPAN

#### **Features**

(1) Read-Only Memory (ROM):  $65536 \times 8 \text{ bits } / 57344 \times 8 \text{ bits } / 49152 \times 8 \text{ bits } /$ 

 $40960 \times 8 \text{ bits} / 32768 \times 8 \text{ bits} / 28672 \times 8 \text{ bits} /$ 

 $24576 \times 8$  bits /  $20480 \times 8$  bits /  $16384 \times 8$  bits for program

 $16128 \times 8$  bits for CGROM

(2) Random Access Memory (RAM): 512 × 8 bits (working area): LC863264/56/48/40B

 $384 \times 8$  bits (working area) : LC863232/28/24/20/16B  $128 \times 8$  bits (working or ROM correction function)

 $352 \times 9$  bits (for CRT display)

#### (3) OSD functions

- Screen display : 36 characters × 16 lines (by software)

- RAM : 352 words (9 bits per word)

Display area : 36 words × 8 lines Control area : 8 words × 8 lines

- Characters

Up to 252 kinds of  $16 \times 32$  dot character fonts

(4 characters including 1 test character are not programmable)

Each font can be divided into two parts and used as two fonts:

a  $16 \times 17$  dot and  $8 \times 9$  dot character font

At least 111 characters need to be divide to display the caption fonts.

- Various character attributes

Character colors : 16 colors
Character background colors : 16 colors
Fringe / shadow colors : 16 colors
Full screen colors : 16colors

Rounding Underline

Italic character (slanting)

- Attribute can be changed without spacing
- Vertical display start line number can be set for each row independently (Rows can be overlapped)
- Horizontal display start position can be set for each row independently
- Horizontal pitch (bit 9 16)\*1 and vertical pitch (bit-32) can be set for each row independently
- Different display modes can be set for each row independently

Caption • Text mode / OSD mode 1 / OSD mode 2 (Quarter size) / Simplified graphic mode

- Ten character sizes \*1

Horez. × Vert. = 
$$(1 \times 1)$$
,  $(1 \times 2)$ ,  $(2 \times 2)$ ,  $(2 \times 4)$ ,  $(0.5 \times 0.5)$   
 $(1.5 \times 1)$ ,  $(1.5 \times 2)$ ,  $(3 \times 2)$ ,  $(3 \times 4)$ ,  $(0.75 \times 0.5)$ 

- Shuttering and scrolling on each row
- Simplified Graphic Display
- \*1 Note: range depends on display mode: refer to the manual for details.

#### (4) Data Slicer (NTSC)

- Line 21 closed caption data and XDS data extraction

#### (5) Bus Cycle Time / Instruction-Cycle Time

| Bus cycle time | Instruction cycle time | System clock oscillation | Oscillation Frequency | Voltage      |
|----------------|------------------------|--------------------------|-----------------------|--------------|
| 0.424μs        | 0.848µs                | Internal VCO             | 14.156MHz             | 4.5V to 5.5V |
|                |                        | (Ref : X'tal 32.768kHz)  |                       |              |
| 7.5µs          | 15.0µs                 | Internal RC              | 800kHz                | 4.5V to 5.5V |
| 183.1µs        | 366.2µs                | Crystal                  | 32.768kHz             | 4.5V to 5.5V |

#### LC863264B/56B/48B/40B/32B/28B/24B/20B/16B

#### (6) Ports

- Input / Output Ports : 5 ports (28 terminals)
Data direction programmable in nibble units : 1 port (8 terminals)

(If the N-ch open drain output is selected by option, the corresponding port data can be read in output mode.)

Data direction programmable for each bit individually : 4 ports (20 terminals)

#### (7) AD converter

- 4 channels × 8-bit AD converters

#### (8) Serial interfaces

- IIC-bus compliant serial interface (Multi-master type)

Consists of a single built-in circuit with two I/O channels. The two data lines and two clock lines can be connected internally.

- Synchronous 8-bit serial interface

#### (9) PWM output

- 3 channels × 7-bit PWM

#### (10) Timer

- Timer 0 : 16-bit timer/counter

With 2-bit prescaler + 8-bit programmable prescaler

Mode 0: Two 8-bit timers with a programmable prescaler

Mode 1: 8-bit timer with a programmable prescaler + 8-bit counter

Mode 2: 16-bit timer with a programmable prescaler

Mode 3: 16-bit counter

The resolution of timer is 1 tCYC.

- Timer 1: 16-bit timer/PWM

Mode 0: Two 8-bit timers

Mode 1:8-bit timer + 8-bit PWM

Mode 2: 16-bit timer

Mode 3: Variable bit PWM (9 to 16 bits)

In mode0/1,the resolution of Timer1/PWM is 1 tCYC

In mode2/3, the resolution is selectable by program; tCYC or 1/2 tCYC

#### - Base timer

Generate every 500ms overflow for a clock application (using 32.768kHz crystal oscillation for the base timer clock)

Generate every 976µs, 3.9ms, 15.6ms, 62.5ms overflow (using 32.768kHz crystal oscillation for the base timer clock)

Clock for the base timer is selectable from 32.768kHz crystal oscillation, system clock or programmable prescaler output of Timer 0

#### (11) Remote control receiver circuit (connected to the P73/INT3/T0IN terminal)

- Noise rejection function
- Polarity switching

#### (12) Watchdog timer

External RC circuit is required

Interrupt or system reset is activated when the timer overflows

#### (13) ROM correction function

Max 128 bytes / 2 addresses

#### (14) Interrupts

- 16 sources 10 vectored interrupts
  - 1. External Interrupt INT0
  - 2. External Interrupt INT1
  - 3. External Interrupt INT2, Timer/counter T0L (Lower 8 bits)
  - 4. External Interrupt INT3, base timer
  - 5. Timer/counter T0H (Upper 8 bits)
  - 6. Timer T1H,T1L
  - 7. SIO0
  - 8. Data slicer
  - 9. Vertical synchronous signal interrupt ( $\overline{VS}$ ), horizontal line ( $\overline{HS}$ ), AD
  - 10. IIC, Port 0
- Interrupt priority control

Three interrupt priorities are supported (low, high and highest) and multi-level nesting is possible. Low or high priority can be assigned to the interrupts from 3 to 10 listed above. For the external interrupt INT0 and INT1, low or highest priority can be set.

#### (15) Sub-routine stack level

- A maximum of 128 levels (stack is built in the internal RAM)

#### (16) Multiplication/division instruction

- 16 bits × 8 bits (7 instruction cycle times)
- 16 bits / 8 bits (7 instruction cycle times)

#### (17) 3 oscillation circuits

- Built-in RC oscillation circuit used for the system clock
- Built-in VCO circuit used for the system clock and OSD
- X'tal oscillation circuit used for base timer, system clock and PLL reference

#### (18) Standby function

- HALT mode

The HALT mode is used to reduce the power dissipation. In this operation mode, the program execution is stopped. This mode can be released by the interrupt request or the system reset.

- HOLD mode

The HOLD mode is used to stop the oscillations; RC (internal), VCO, and X'tal oscillations. This mode can be released by the following conditions.

- Pull the reset terminal ( $\overline{RES}$ ) to low level.
- Feed the selected level to either P70/INT0 or P71/INT1.
- Input the interrupt condition to Port 0.

#### (19) Package

- DIP42S
- QIP48E

#### (20) Development tools

- Flash EEPROM: LC86F3264A- Evaluation chip: LC863096

- Emulator: EVA86000 (main) + ECB863200\* or ECB863200A (evaluation chip board)

+ POD863200 (pod: DIP42S) or POD863201 (pod: QIP48E)

\* This product is no longer available

### **System Block Diagram**



### **Pin Assignment**





# **Pin Description**

Pin Description Table

| Terminal           | I/O  | Function Description                                | Option                       |
|--------------------|------|-----------------------------------------------------|------------------------------|
| VSS                | -    | Negative power supply                               |                              |
| XT1                | I    | Input terminal for crystal oscillator               |                              |
| XT2                | О    | Output terminal for crystal oscillator              |                              |
| VDD                | -    | Positive power supply                               |                              |
| RES                | I    | Reset terminal                                      |                              |
| FILT               | О    | Filter terminal for PLL                             |                              |
| CVIN               | I    | Video signal input terminal                         |                              |
| $\overline{ m VS}$ | I    | Vertical synchronization signal input terminal      |                              |
| HS                 | I    | Horizontal synchronization signal input terminal    |                              |
| R                  | О    | Red (R) output terminal of RGB image output         |                              |
| G                  | 0    | Green (G) output terminal of RGB image output       |                              |
| В                  | 0    | Blue (B) output terminal of RGB image output        |                              |
| Ι                  | О    | Intensity (I) output terminal of RGB image output   |                              |
| BL                 | О    | Fast blanking control signal                        |                              |
|                    |      | Switch TV image signal and caption/OSD image signal |                              |
| Port 0             | * 10 | •8-bit input/output port,                           | Pull-up resistor             |
| P00 - P07          | I/O  | Input/output can be specified in nibble unit        | provided/not provided        |
|                    |      | •Other functions                                    | Output Format<br>CMOS/Nch-OD |
|                    |      | HOLD release input                                  | CMOS/Nen-OD                  |
|                    |      | Interrupt input                                     |                              |
| Port 1             |      | •8-bit input/output port                            | Output Format                |
| P10 - P17          | I/O  | Input/output can be specified in a bit              | CMOS/Nch-OD                  |
|                    |      | •Other functions                                    |                              |
|                    |      | P10 SIO0 data output                                |                              |
|                    |      | P11 SIO0 data input/bus input/output                |                              |
|                    |      | P12 SIO0 clock input/output                         |                              |
|                    |      | P13 PWM1 output                                     |                              |
|                    |      | P14 PWM2 output                                     |                              |
|                    |      | P15 PWM3 output                                     |                              |
|                    |      | P17 Timer1 (PWM) output                             |                              |
| Port 6             |      | •4-bit input/output port                            |                              |
| P60 - P63          | I/O  | Input/output can be specified for each bit          |                              |
|                    |      | •Other functions                                    |                              |
|                    |      | P60 IIC0 data I/O                                   |                              |
|                    |      | P61 IIC0 clock output                               |                              |
|                    |      | P62 IIC1 data I/O                                   |                              |
|                    |      | P63 IIC1 clock output                               |                              |
|                    |      |                                                     |                              |

| Terminal  | I/O |           |                | Funct       | ion Desci   | ription      |           |        | Option |
|-----------|-----|-----------|----------------|-------------|-------------|--------------|-----------|--------|--------|
| Port 7    |     | •4-bit ir | put/outp       | ut port     |             |              |           |        |        |
| P70       | I/O | Input or  | output c       | an be spe   |             |              |           |        |        |
| P71 - P73 |     | •Other f  | unction        |             |             |              |           |        |        |
|           |     | P         | 70 INT         | 0 input/F   | IOLD rel    | ease inpu    | ıt/       |        |        |
|           |     |           | Nch            | -Tr. outp   | ut for wa   | tchdog ti    | mer       |        |        |
|           |     | P         | 71 INT         | 1 input/H   | IOLD rel    | ease inpu    | ıt        |        |        |
|           |     | P         | 72 INT         | 2 input/T   | imer 0 e    | vent inpu    | t         |        |        |
|           |     | P?        | 73 INT:        | 3 input (no | oise reject | ion filter c | onnected) | /      |        |
|           |     |           | Tim            | er 0 even   | t input     |              |           |        |        |
|           |     | Interrup  | t receive      | r format,   | vector a    | ddresses     |           |        |        |
|           |     |           | rising         | falling     | rising/     | H level      | L level   | vector |        |
|           |     |           |                |             | falling     |              |           |        |        |
|           |     | INT0      | enable         | enable      | disable     | enable       | enable    | 03H    |        |
|           |     | INT1      | enable         | enable      | disable     | enable       | enable    | 0BH    |        |
|           |     | INT2      | enable         | enable      | enable      | disable      | disable   | 13H    |        |
|           |     | INT3      | enable         | enable      | enable      | disable      | disable   | 1BH    |        |
| Port 8    |     | •4-bit in | put/outp       | ut port     | I           | 1            | 1         | I      |        |
| P84 - P87 | I/O | Input or  | output         | an be spe   | ecified fo  | r each bi    | t         |        |        |
|           |     |           | Other function |             |             |              |           |        |        |
|           |     | AD con    | verter in      | out port (  | 4 lines)    |              |           |        |        |
| NC        | -   | Unused    | terminal       |             |             |              |           |        |        |
|           |     | Leave o   | pen            |             |             |              |           |        |        |

- Output form and existence of pull-up resistor for all ports can be specified for each bit.
- Programmable pull-up resistor is always connected regardless of port option, CMOS or N-ch open drain output in port 1.
- Port status in reset

| Terminal | I/O | Pull-up resistor status at selecting pull-up option |
|----------|-----|-----------------------------------------------------|
| Port 0   | I   | Pull-up resistor OFF, ON after reset release        |
| Port 1   | I   | Programmable pull-up resistor OFF                   |

# 1. Absolute Maximum Ratings at VSS=0V and Ta=25°C

| D         | 4                    | G1 1     | Pins                                                                        | Conditions         |        |      | Rating | ţs.     |      |
|-----------|----------------------|----------|-----------------------------------------------------------------------------|--------------------|--------|------|--------|---------|------|
| Parai     | meter                | Symbol   | Pins                                                                        | Conditions         | VDD[V] | min. | typ.   | max.    | unit |
| Supply v  | oltage               | VDDMAX   | VDD                                                                         |                    |        | -0.3 |        | +7.0    | V    |
| Input vo  | ltage                | VI(1)    | $\overline{\text{RES}}$ , $\overline{\text{HS}}$ , $\overline{\text{VS}}$ , |                    |        | -0.3 |        | VDD+0.3 |      |
|           |                      |          | CVIN                                                                        |                    |        |      |        |         |      |
| Output v  | Output voltage VO(1) |          | R, G, B, I, BL,                                                             |                    |        | -0.3 |        | VDD+0.3 |      |
|           |                      |          | FILT                                                                        |                    |        |      |        |         |      |
| Input/ou  | tput                 | VIO      | Ports 0, 1, 6, 7,                                                           |                    |        | -0.3 |        | VDD+0.3 |      |
| voltage   | r                    |          | 8                                                                           |                    |        |      |        |         |      |
| High      | Peak                 | IOPH(1)  | Ports 0, 1, 7, 8                                                            | •CMOS output       |        | -4   |        |         | mA   |
| level     | output               |          |                                                                             | •For each pin.     |        |      |        |         |      |
| output    | current              | IOPH(2)  | R, G, B, I, BL                                                              | •CMOS output       |        | -5   |        |         |      |
| current   |                      |          |                                                                             | •For each pin.     |        |      |        |         |      |
|           | Total                | ΣIOAH(1) | Ports 0, 1                                                                  | Total of all pins. |        | -20  |        |         |      |
|           | output               | ΣIOAH(2) | Ports 7, 8                                                                  | Total of all pins. |        | -10  |        |         |      |
|           | current              | ΣIOAH(3) | R, G, B, I, BL                                                              | Total of all pins. |        | -15  |        |         |      |
| Low       | Peak                 | IOPL(1)  | Ports 0, 1, 6, 8                                                            | For each pin.      |        |      |        | 20      |      |
| level     | output               | IOPL(2)  | Port 7                                                                      | For each pin.      |        |      |        | 15      |      |
| output    | current              | IOPL(3)  | R, G, B, I, BL                                                              | For each pin.      |        |      |        | 5       |      |
| current   | Total                | ΣIOAL(1) | Ports 0, 1                                                                  | Total of all pins. |        |      |        | 40      |      |
|           | output               | ΣIOAL(2) | Ports 6, 7, 8                                                               | Total of all pins. |        |      |        | 40      |      |
|           | current              | ΣIOAL(3) | R, G, B, I, BL                                                              | Total of all pins. |        |      |        | 15      |      |
| Maximu    | m power              | Pdmax    | DIP42S                                                                      | Ta=-10 to +70°C    |        |      |        | 690     | mW   |
| dissipati | on                   |          | QIP48E                                                                      |                    |        |      |        | 370     |      |
| Operatin  | g                    | Topr     |                                                                             |                    |        | -10  |        | +70     | °C   |
| temperat  | ure                  |          |                                                                             |                    |        |      |        |         |      |
| range     |                      |          |                                                                             |                    |        |      |        |         |      |
| Storage   |                      | Tstg     |                                                                             |                    |        | -55  |        | +125    |      |
| temperat  | ure                  |          |                                                                             |                    |        |      |        |         |      |
| range     |                      |          |                                                                             |                    |        |      |        |         |      |

# 2. Recommended Operating Range at Ta=-10°C to +70°C, VSS=0V

| Parameter                   | Symbol  | Pins                                                                                   | Conditions                                                     |           |               | Ratings | S <sub>.</sub> | unit  |
|-----------------------------|---------|----------------------------------------------------------------------------------------|----------------------------------------------------------------|-----------|---------------|---------|----------------|-------|
| Farameter                   | Symbol  | FIIIS                                                                                  | Conditions                                                     | VDD[V]    | min.          | typ.    | max.           | unnt  |
| Operating supply            | VDD(1)  | VDD                                                                                    | $0.844 \mu s \le tCYC$<br>$\le 0.852 \mu s$                    |           | 4.5           |         | 5.5            | V     |
| voltage<br>range            | VDD(2)  |                                                                                        | $4\mu s \le tCYC \le 400\mu s$                                 |           | 4.5           |         | 5.5            |       |
| Hold voltage                | VHD     | VDD                                                                                    | RAMs and the registers data are kept in HOLD mode.             |           | 2.0           |         | 5.5            |       |
| High level input            | VIH(1)  | Port 0 (Schumitt)                                                                      | Output disable                                                 | 4.5 - 5.5 | 0.6VDD        |         | VDD            |       |
| voltage                     | VIH(2)  | •Ports 1,6 (Schumitt) •Port 7 (Schumitt) port input/interrupt • HS, VS, RES (Schumitt) | Output disable                                                 | 4.5 - 5.5 | 0.75VDD       |         | VDD            |       |
|                             | VIH(3)  | Port 70<br>Watchdog timer input                                                        | Output disable                                                 | 4.5 - 5.5 | VDD-0.5       |         | VDD            |       |
|                             | VIH(4)  | •Port 8 port input                                                                     | Output disable                                                 | 4.5 - 5.5 | 0.7VDD        |         | VDD            |       |
| Low level                   | VIL(1)  | Port 0 (Schumitt)                                                                      | Output disable                                                 | 4.5 - 5.5 | VSS           |         | 0.2VDD         |       |
| input<br>voltage            | VIL(2)  | •Ports 1,6 (Schumitt) •Port 7 (Schumitt) port input/interrupt • HS, VS, RES (Schumitt) | Output disable                                                 | 4.5 - 5.5 | VSS           |         | 0.25VDD        |       |
|                             | VIL(3)  | Port 70<br>Watchdog timer input                                                        | Output disable                                                 | 4.5 - 5.5 | VSS           |         | 0.6VDD         |       |
|                             | VIL(4)  | Port 8 port input                                                                      | Output disable                                                 | 4.5 - 5.5 | VSS           |         | 0.3VDD         |       |
| CVIN                        | VCVIN   | CVIN                                                                                   |                                                                | 5.0       | 1Vp-p<br>-3dB | 1Vp-p   | 1Vp-p<br>+3dB  | Vp-p* |
| Operation cycle time        | tCYC(1) |                                                                                        | •All functions operating                                       | 4.5 - 5.5 | 0.844         | 0.848   | 0.852          | μs    |
|                             | tCYC(2) |                                                                                        | •AD converter operating •OSD and Data slicer are not operating | 4.5 - 5.5 | 0.844         |         | 30             |       |
|                             | tCYC(3) |                                                                                        | •OSD, AD<br>converter and<br>Data slicer are<br>not operating  | 4.5 - 5.5 | 0.844         |         | 400            |       |
| Oscillation frequency range | FmRC    |                                                                                        | Internal RC oscillation                                        | 4.5 - 5.5 | 0.4           | 0.8     | 3.0            | MHz   |

<sup>\*</sup> Vp-p : Peak-to-peak voltage

# 3. Electrical Characteristics at Ta=-10 $^{\circ}$ C to +70 $^{\circ}$ C, VSS=0V

| Parameter                                                                | Symbol | Pins                                   | Conditions                                                                                       | 1         |         | Ratings |      | unit  |
|--------------------------------------------------------------------------|--------|----------------------------------------|--------------------------------------------------------------------------------------------------|-----------|---------|---------|------|-------|
| 1 arailleter                                                             | Symbol | 1 1112                                 | Conditions                                                                                       | VDD[V]    | min.    | typ.    | max. | ullit |
| High level input current                                                 | IIH(1) | Ports 0, 1, 6, 7, 8                    | •Output disable •Pull-up MOS Tr. OFF •VIN=VDD (including the off-leak current of the output Tr.) | 4.5 - 5.5 |         |         | 1    | μА    |
|                                                                          | IIH(2) | • RES<br>• HS, VS                      | •VIN=VDD                                                                                         | 4.5 - 5.5 |         |         | 1    |       |
| Low level input current                                                  | IIL(1) | Ports 0, 1, 6, 7, 8                    | •Output disable •Pull-up MOS Tr. OFF •VIN=VSS (including the off-leak current of the output Tr.) | 4.5 - 5.5 | -1      |         |      |       |
|                                                                          | IIL(2) | • RES<br>• HS, VS                      | VIN=VSS                                                                                          | 4.5 - 5.5 | -1      |         |      |       |
| High level output                                                        | VOH(1) | •CMOS output of ports 0,1,71-73,8      | IOH=-1.0mA                                                                                       | 4.5 - 5.5 | VDD-1   |         |      | V     |
| voltage                                                                  | VOH(2) | R, G, B, I, BL                         | IOH=-0.1mA                                                                                       | 4.5 - 5.5 | VDD-0.5 |         |      |       |
| Low level                                                                | VOL(1) | Ports 0,1,71-73,8                      | IOL=10mA                                                                                         | 4.5 - 5.5 |         |         | 1.5  |       |
| output                                                                   | VOL(2) | Ports 0,1,71-73,8                      | IOL=1.6mA                                                                                        | 4.5 - 5.5 |         |         | 0.4  |       |
| voltage                                                                  | VOL(3) | •R, G, B, I, BL<br>•Port 6             | IOL=3.0mA                                                                                        | 4.5 - 5.5 |         |         | 0.4  |       |
|                                                                          | VOL(4) | Port 6                                 | IOL=6.0mA                                                                                        | 4.5 - 5.5 |         |         | 0.6  |       |
|                                                                          | VOL(5) | Port 70                                | IOL=1 mA                                                                                         | 4.5 - 5.5 |         |         | 0.4  |       |
| Pull-up MOS<br>Tr. resistance                                            | Rpu    | Ports 0, 1, 7, 8                       | VOH=0.9VDD                                                                                       | 4.5 - 5.5 | 13      | 38      | 80   | ΚΩ    |
| Bus terminal<br>short circuit<br>resistance<br>(SCL0-SCL1,<br>SDA0-SDA1) | RBS    | •P60-P62<br>•P61-P63                   |                                                                                                  | 4.5 - 5.5 |         | 130     | 300  | Ω     |
| Hysteresis<br>voltage                                                    | VHIS   | •Ports 0, 1, 6, 7<br>• RES<br>• HS, VS | Output disable                                                                                   | 4.5 - 5.5 |         | 0.1VDD  |      | V     |
| Input clump voltage                                                      | VCLMP  | CVIN                                   |                                                                                                  | 5.0       | 2.3     | 2.5     | 2.7  |       |
| Pin capacitance                                                          | СР     | All pins                               | •f=1MHz<br>•Every other terminals<br>are connected to VSS.<br>•Ta=25°C                           | 4.5 - 5.5 |         | 10      |      | pF    |

## 4. Serial Input/Output Characteristics at Ta=-10°C to +70°C, VSS=0V

|               |             | D                                            | C11      | D:              | G 1141                                                          |           |      | Rating   | gs            |      |
|---------------|-------------|----------------------------------------------|----------|-----------------|-----------------------------------------------------------------|-----------|------|----------|---------------|------|
|               |             | Parameter                                    | Symbol   | Pins            | Conditions                                                      | VDD[V]    | min. | typ.     | max.          | unit |
|               | ck          | Cycle                                        | tCKCY(1) | •SCK0<br>•SCLK0 | Refer to figure 4.                                              | 4.5 - 5.5 | 2    |          |               | tCYC |
|               | Input clock | Low Level pulse width                        | tCKL(1)  |                 |                                                                 |           | 1    |          |               |      |
| clock         | IuI         | High Level pulse width                       | tCKH(1)  |                 |                                                                 |           | 1    |          |               |      |
| Serial        | clock       | Cycle                                        | tCKCY(2) | •SCK0<br>•SCLK0 | •Use pull-up<br>resistor (1kΩ)                                  | 4.5 - 5.5 | 2    |          |               |      |
|               | Output cle  | Low Level pulse width                        | tCKL(2)  |                 | when Nch open-<br>drain output.                                 |           |      | 1/2tCKCY |               |      |
|               | Out         | High Level pulse width                       | tCKH(2)  |                 | •Refer to figure 4.                                             |           |      | 1/2tCKCY |               |      |
| input         |             | ata set up time                              | tICK     | SIO             | •Data set-up to SCK0. •Data hold from                           | 4.5 - 5.5 | 0.1  |          |               | μs   |
| Serial        | Da          | ata hold time                                | tCKI     |                 | SCK0. •Refer to figure 4.                                       |           | 0.1  |          |               |      |
| ıtput         |             | utput delay time<br>sing external<br>clock)  | tCKO(1)  | SO0             | •Data hold from SCK0. •Use pull-up                              | 4.5 - 5.5 |      |          | 7/12tCYC +0.2 |      |
| Serial output |             | atput delay time<br>(sing internal<br>clock) | tCKO(2)  | SO0             | resistor (1kΩ) when Nch open- drain output. •Refer to figure 4. | 4.5 - 5.5 |      |          | 1/3tCYC +0.2  |      |

### 5. IIC Input/Output Conditions at Ta=-10°C to +70°C, VSS=0V

| Domonoston                            | Carrata a I | Stan | dard | High sp  | eed  | unit |
|---------------------------------------|-------------|------|------|----------|------|------|
| Parameter                             | Symbol      | min. | max. | min.     | max. | unit |
| SCL Frequency                         | fSCL        | 0    | 100  | 0        | 400  | kHz  |
| BUS free time between stop - start    | tBUF        | 4.7  | -    | 1.3      | -    | μs   |
| HOLD time of start, restart condition | tHD;STA     | 4.0  | -    | 0.6      | -    | μs   |
| L time of SCL                         | tLOW        | 4.7  | -    | 1.3      | -    | μs   |
| H time of SCL                         | tHIGH       | 4.0  | -    | 0.6      | -    | μs   |
| Set-up time of restart condition      | tSU;STA     | 4.7  | -    | 0.6      | -    | μs   |
| HOLD time of SDA                      | tHD;DAT     | 0    | -    | 0        | 0.9  | μs   |
| Set-up time of SDA                    | tSU;DAT     | 250  | -    | 100      | -    | ns   |
| Rising time of SDA, SCL               | tR          | -    | 1000 | 20+0.1Cb | 300  | ns   |
| Falling time of SDA, SCL              | tF          | -    | 300  | 20+0.1Cb | 300  | ns   |
| Set-up time of stop condition         | tSU;STO     | 4.0  | -    | 0.6      | -    | μs   |

Refer to figure 10

(Note) Cb: Total capacitance of all BUS (unit: pF)

### 6. Pulse Input Conditions at Ta=-10°C to +70°C, VSS=0V

| Parameter      | C11     | Pins                                                | Conditions                                                |           |      | Rating | S    |      |
|----------------|---------|-----------------------------------------------------|-----------------------------------------------------------|-----------|------|--------|------|------|
| Parameter      | Symbol  | Pins                                                | Conditions                                                | VDD[V]    | min. | typ.   | max. | unit |
| High/low       | tPIH(1) | •INT0, INT1                                         | •Interrupt acceptable                                     | 4.5 - 5.5 | 1    |        |      | tCYC |
| level          | tPIL(1) | •INT2/T0IN                                          | •Timer0-countable                                         |           |      |        |      |      |
| pulse width    | tPIH(2) | INT3/T0IN                                           | •Interrupt acceptable                                     | 4.5 - 5.5 | 2    |        |      |      |
|                | tPIL(2) | (1tCYC is selected for                              | •Timer0-countable                                         |           |      |        |      |      |
|                |         | noise rejection clock.)                             |                                                           |           |      |        |      |      |
|                | tPIH(3) | INT3/T0IN                                           | •Interrupt acceptable                                     | 4.5 - 5.5 | 32   |        |      |      |
|                | tPIL(3) | (16tCYC is selected                                 | •Timer0-countable                                         |           |      |        |      |      |
|                |         | for noise rejection                                 |                                                           |           |      |        |      |      |
|                |         | clock.)                                             |                                                           |           |      |        |      |      |
|                | tPIH(4) | INT3/T0IN                                           | •Interrupt acceptable                                     | 4.5 - 5.5 | 128  |        |      |      |
|                | tPIL(4) | (64tCYC is selected                                 | •Timer0-countable                                         |           |      |        |      |      |
|                |         | for noise rejection                                 |                                                           |           |      |        |      |      |
|                |         | clock.)                                             |                                                           |           |      |        |      |      |
|                | tPIL(5) | RES                                                 | Reset acceptable                                          | 4.5 - 5.5 | 200  |        |      | μs   |
|                | tPIH(6) | $\overline{\mathrm{HS}}$ , $\overline{\mathrm{VS}}$ | •Display position                                         | 4.5 - 5.5 | 8    |        |      |      |
|                | tPIL(6) |                                                     | controllable                                              |           |      |        |      |      |
|                |         |                                                     | •The active edge of                                       |           |      |        |      |      |
|                |         |                                                     | $\overline{\text{HS}}$ and $\overline{\text{VS}}$ must be |           |      |        |      |      |
|                |         |                                                     | apart at least 1 tCYC.                                    |           |      |        |      |      |
|                |         |                                                     | •Refer to figure 6.                                       |           |      |        |      |      |
| Rising/falling | tTHL    | HS                                                  | Refer to figure 6.                                        | 4.5 - 5.5 |      |        | 500  | ns   |
| time           | tTLH    |                                                     |                                                           |           |      |        |      |      |

# 7. AD Converter Characteristics at Ta=-10°C to + 70°C, VSS=0V

| Danamatan     | Carrala a 1 | Pins      | Conditions       |           |      | Ratings | S    | unit |
|---------------|-------------|-----------|------------------|-----------|------|---------|------|------|
| Parameter     | Symbol      | Pins      | Conditions       | VDD[V]    | min. | typ.    | max. | unit |
| Resolution    | N           |           |                  | 4.5 - 5.5 |      | 8       |      | bit  |
| Absolute      | ET          |           | (Note 3)         |           |      |         | ±1.5 | LSB  |
| precision     |             |           |                  |           |      |         |      |      |
| Conversion    | tCAD        |           | ADCR2=0 (Note 4) |           |      | 16      |      | tCYC |
| time          |             |           | ADCR2=1 (Note 4) |           |      | 32      |      |      |
| Analog input  | VAIN        | AN4 - AN7 |                  |           | VSS  |         | VDD  | V    |
| voltage range |             |           |                  |           |      |         |      |      |
| Analog port   | IAINH       |           | VAIN=VDD         |           |      |         | 1    | μA   |
| input current | IAINL       |           | VAIN=VSS         |           | -1   |         |      |      |

<sup>(</sup>Note 3) Absolute precision does not include quantizing error (1/2LSB).

<sup>(</sup>Note 4) Conversion time is the time till the complete digital conversion value for analog input value is set to a register after the instruction to start conversion is sent.

### 8. Sample Current Dissipation Characteristics at Ta=-10°C to +70°C, VSS=0V

The sample current dissipation characteristics is the measurement result of Sanyo provided evaluation board when the recommended circuit parameters shown in the sample oscillation circuit characteristics are used externally. The currents through the output transistors and the pull-up MOS transistors are ignored.

| Parameter                                                       | Carrala a 1 | Pins | Conditions                                                                                                           |           |      | Ratings |      |      |
|-----------------------------------------------------------------|-------------|------|----------------------------------------------------------------------------------------------------------------------|-----------|------|---------|------|------|
| Parameter                                                       | Symbol      | Pins | Conditions                                                                                                           | VDD[V]    | min. | typ.    | max. | unit |
| Current<br>dissipation<br>during basic<br>operation<br>(Note 5) | IDDOP(1)    | VDD  | •FmX'tal=32.768kHz X'tal oscillation •System clock: VCO •VCO for OSD operating •Internal RC oscillation stops        | 4.5 - 5.5 |      | 14      | 28   | mA   |
| Current<br>dissipation<br>in HALT mode<br>(Note 5)              | IDDHALT(1)  | VDD  | •HALT mode •FmX'tal=32.768kHz X'tal oscillation •System clock: VCO •VCO for OSD stops •Internal RC oscillation stops | 4.5 - 5.5 |      | 4       | 10   | mA   |
|                                                                 | IDDHALT(2)  | VDD  | •HALT mode •FmX'tal=32.768kHz X'tal oscillation •VCO for system stops •VCO for OSD stops •System clock : Internal RC | 4.5 - 5.5 |      | 300     | 1000 | μΑ   |
|                                                                 | IDDHALT(3)  | VDD  | •HALT mode •FmX'tal=32.768kHz X'tal oscillation •VCO for system stops •VCO for OSD stops •System clock: X'tal        | 4.5 - 5.5 |      | 35      | 200  |      |
| Current dissipation in HOLD mode (Note 5)                       | IDDHOLD     | VDD  | •HOLD mode •All oscillation stops.                                                                                   | 4.5 - 5.5 |      | 0.05    | 20   | μΑ   |

(Note 5) The currents through the output transistors and the pull-up MOS transistors are ignored.

#### Recommended Oscillation Circuit and Sample Characteristics

The sample oscillation circuit characteristics in the table below is based on the following conditions:

- Recommended circuit parameters are verified by an oscillator manufacturer using a Sanyo provided oscillation evaluation board.
- Sample characteristics are the result of the evaluation with the recommended circuit parameters connected externally.

Recommended oscillation circuit and sample characteristics ( $Ta = -10 \text{ to } +70^{\circ}\text{C}$ )

|           |              |            |                                |      |      |       | Operating     | Oscillation |          | Notes  |  |
|-----------|--------------|------------|--------------------------------|------|------|-------|---------------|-------------|----------|--------|--|
| Fraguanay | Monufacturar | Oscillator | Recommended circuit parameters |      |      |       | supply        | stabiliz    | ing time | 110103 |  |
| Frequency | Manufacturer | Oscillator | C1                             | C2   | Rf   | Rd    | voltage range | typ.        | max      |        |  |
| 32.768kHz | Seiko Epson  | C-002RX    | 18pF                           | 18pF | OPEN | 390kΩ | 4.5 – 5.5V    | 1.0S        | 1.5S     |        |  |

Notes The oscillation stabilizing time period is the time until the VCO oscillation for the internal system becomes stable after the following conditions. (Refer to Figure 2.)

- 1. The VDD becomes higher than the minimum operating voltage after the power is supplied.
- 2. The HOLD mode is released.

The sample oscillation circuit characteristics may differ applications. For further assistance, please contact with oscillator manufacturer with the following notes in your mind.

- Since the oscillation frequency precision is affected by wiring capacity of the application board, etc., adjust the oscillation frequency on the production board.
- The above oscillation frequency and the operating supply voltage range are based on the operating temperature of -10C to +70°C. For the use with the temperature outside of the range herein, or in the applications requiring high reliability such as car products, please consult with oscillator manufacturer.
- When using the oscillator which is not shown in the sample oscillation circuit characteristics, please consult with Sanyo sales personnel.

Since the oscillation circuit characteristics are affected by the noise or wiring capacity because the circuit is designed with low gain in order to reduce the power dissipation, refer to the following notices.

- The distance between the clock I/O terminal (XT1 terminal XT2 terminal) and external parts should be as short as possible.
- The capacitors' VSS should be allocated close to the microcontroller's GND terminal and be away from other GND.
- The signal lines with rapid state changes or with large current should be allocated away from the oscillation circuit.



Figure 1 Recommended oscillation circuit.



Figure 2 Oscillation stabilizing time



(Note) Determine the CRES, RRES value to generate more than  $200\mu s$  reset time.

Figure 3 Reset circuit





Figure 4 Serial input / output test condition



Figure 5 Pulse input timing condition – 1



Figure 6 Pulse input timing condition - 2



Figure 7 Recommended Interface circuit



Output impedance of C-Video before Noise filter should be less then  $100\Omega$ .

Figure 8 CVIN recommended circuit



Figure 9 FILT recommended circuit

(Note) Place FILT parts on board as close to the microcontroller as possible.



 $S: start\ condition \\ \hspace{2.5cm} tsp: Spike\ suppression \\ \hspace{2.5cm} Standard\ mode: not\ exist \\$ 

P: stop condition High speed mode: less than 50ns Sr: restart condition

Figure 10 IIC timing

| LC863264B/56B/48B/40B/32B/28B/24B/20B/16B |  |  |  |  |  |  |  |  |  |
|-------------------------------------------|--|--|--|--|--|--|--|--|--|
| memo:                                     |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |  |  |  |

- Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO products(including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of August 2002. Specifications and information herein are subject to change without notice