Monolithic Digital IC



## **Functions**

• The LB1955 is a 3-phase brushless motor driver IC that is optimal for applications such as driving the drum motor in VCRs.

## **Features**

- Current linear drive
- FG and PG free
- Single-voltage power supply
- Built-in AGC circuit
- Built-in thermal shutdown circuit

# **Package Dimensions**

unit: mm

#### 3222-HSOP28



## **Specifications** Absolute Maximum Ratings at $Ta = 25^{\circ}C$

| Parameter                   | Symbol              | Conditions         | Ratings     | Unit |
|-----------------------------|---------------------|--------------------|-------------|------|
| Maximum supply voltage      | V <sub>CC</sub> max |                    | 14.5        | V    |
| Maximum output current      | I <sub>OUT</sub>    |                    | 1.0         | A    |
| Allowable power dissipation | Pdmax               | Independent device | 0.60        | W    |
| Operating temperature       | Topr                |                    | -20 to +75  | °C   |
| Storage temperature         | Tstg                |                    | -55 to +150 | °C   |

#### Allowable Operating Ranges at $Ta = 25^{\circ}C$

| Parameter            | Symbol          | Conditions   | Ratings      | Unit  |
|----------------------|-----------------|--------------|--------------|-------|
| Supply voltage       | V <sub>CC</sub> |              | 10.2 to 13.8 | V     |
| Hall input amplitude | Vhall           | At the input | 70 to 500    | mVp-p |
| VC input voltage     | Vc              |              | 0 to 5       | V     |

- Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications.
- SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein.

SANYO Electric Co., Ltd. Semiconductor Company TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110-8534 JAPAN

# Electrical Characteristics at Ta = 25°C, $V_{CC}$ = 12 V

| Parameter                       | Symbol                | Conditions                                                        |                                   | Ratings     |      |      | - Unit |                |
|---------------------------------|-----------------------|-------------------------------------------------------------------|-----------------------------------|-------------|------|------|--------|----------------|
| i didiletei                     | Gymbol                |                                                                   |                                   | min         | typ  | max  |        |                |
| [Power Supply]                  |                       |                                                                   |                                   |             |      |      |        |                |
| Current drain                   | I <sub>CC</sub>       | V <sub>C</sub> = 0 V, LCTR = 6 V                                  |                                   |             | 7.0  | 10.0 | 13.0   | mA             |
| IC internal power supply        | V <sub>REF</sub>      |                                                                   |                                   |             | 4.75 | 5.0  | 5.25   | V              |
| [Output]                        |                       |                                                                   |                                   |             |      |      |        |                |
|                                 | V 1                   | I <sub>O</sub> = 400 mA Sink side                                 |                                   |             |      |      | 0.4    | V              |
| Output saturation voltage       | V <sub>O(sat)</sub> 1 | $V_{\rm C} = 5  \rm V,  R_{\rm f} = 0  \rm G$                     | 2                                 | Source side |      |      | 1.5    | V              |
| Output acturation valtage 2     | V <sub>O(sat)</sub> 2 | I <sub>O</sub> = 800 mA Sink side                                 |                                   |             |      |      | 0.7    | V              |
| Output saturation voltage 2     |                       | $V_{C} = 5 V, R_{f} = 0 \Omega$ Source side                       |                                   |             |      | 2.0  | V      |                |
| 3-phase output current ripple   | lor                   | I <sub>O</sub> = 100 mA, R <sub>f</sub> =                         | 0.47 Ω                            |             | -5   |      | +5     | %              |
| [Hall Amplifier]                |                       | ·                                                                 |                                   |             |      |      |        |                |
| Input offset voltage            | VHoff                 |                                                                   |                                   |             | -20  |      | +20    | mV             |
| Innut high gurrant              | 11.15                 |                                                                   | U <sub>IN</sub>                   |             |      |      | 10     | μA             |
| Input bias current              | IHb                   | V <sub>AGC</sub> = 1.4 V                                          | V <sub>IN</sub> , W <sub>IN</sub> |             |      |      | 5      | μA             |
| Common-mode input voltage range | V <sub>HCM</sub>      |                                                                   |                                   |             | 2.2  |      | 5.0    | V              |
| [Control]                       |                       |                                                                   |                                   | •           | I    |      |        |                |
| VC pin input bias current       | I <sub>VCb</sub>      | V <sub>C</sub> = 0 V                                              |                                   |             | -10  | -1.3 |        | μA             |
|                                 |                       | $R_{f} = 0.47 \Omega, I_{O} \ge 10 \text{ mA}$                    |                                   |             |      |      |        |                |
| Control start voltage           | V <sub>THVC</sub>     | With the Hall input logic fixed                                   |                                   |             | 2.25 | 2.5  | 2.75   | V              |
|                                 | -                     | $R_{f} = 0.47 \ \Omega, \ \Delta I_{O} = 200 \ mA$                |                                   |             |      |      |        |                |
| Open-loop control gain          | G <sub>MVC</sub>      | With the Hall input logic fixed and VG shorted to RF              |                                   |             | 0.72 | 0.9  | 1.08   | A/V            |
| [PG]                            |                       | ·                                                                 |                                   | ·           |      |      |        |                |
| PG Hall amplifier               |                       |                                                                   |                                   |             |      |      |        |                |
| input offset voltage            | V <sub>PGoff</sub>    | Design target                                                     |                                   |             | -10  |      | +10    | mV             |
| Peak hold charge current        | I <sub>SHCHG</sub>    | (U, V, W) = (L, L, H)                                             |                                   |             |      | 30   |        | μA             |
| PG comparator threshold         | THPG                  | SH = 1000pF, De                                                   | SH = 1000pF, Design target*       |             | 113  | 117  | 121    | %              |
| PG output high-level voltage    | V <sub>PGH</sub>      |                                                                   |                                   |             | 4.5  |      | 5.2    | V              |
| PG leakage current              | ILEAKPG               |                                                                   |                                   |             | -10  | 0    | +10    | μA             |
| [FG]                            |                       | 1                                                                 |                                   |             |      | I    |        |                |
| Deels and Oakmitt in not        |                       | In the back emf Schmitt input increasing direction, Design target |                                   |             |      | 100  |        | mV             |
| hysteresis width                | V <sub>SCHG</sub>     | In the back emf Schmitt input decreasing direction, Design target |                                   |             |      | 0    |        | mV             |
| Ringing canceller Schmitt       | V <sub>SCHR</sub>     | In the Schmitt input increasing direction, Design target          |                                   |             |      | 180  |        | mV             |
| input hysteresis width          |                       | In the Schmitt input decreasing direction, Design target          |                                   |             | -20  | 0    | +20    | mV             |
| FG output high-level voltage    | V <sub>FGH</sub>      | FGR = 0 V                                                         |                                   |             | 4.5  |      | 5.2    | v              |
| FG leakage current              | ILEAKFG               |                                                                   |                                   |             | -10  | 0    | +10    | μA             |
| [TSD]                           | LLANEG                | 1                                                                 |                                   |             |      | Ť    |        | _ <b></b> ~, ( |
| Thermal shutdown                |                       |                                                                   |                                   |             |      |      |        |                |
| operating temperature           | TTSD                  | Design target                                                     |                                   |             |      | 180  |        | °C             |
| Thermal shutdown                |                       |                                                                   |                                   |             |      |      |        |                |
| temperature hysteresis width    | $\Delta TSD$          | Design target                                                     |                                   |             |      | 15   |        | °C             |

Note: \* is provided for when X is the peak value at the 60° position of the lower side of the U<sub>IN</sub>1 Hall amplifier input: THPG = 1.17X. However, note that the THPG level may be reduced if the value of the capacitor (SH) used for the sample-and-hold circuit is too small since a discharge current of a few nA will result.





#### **Pin Assignment**



#### **Pin Functions**

| Pin No.    | Pin                                  | Function                                                                                           |  |  |
|------------|--------------------------------------|----------------------------------------------------------------------------------------------------|--|--|
| 23, 24     | U <sub>IN</sub> 1, U <sub>IN</sub> 2 | U phase Hall element input                                                                         |  |  |
| 25, 26     | V <sub>IN</sub> 1, V <sub>IN</sub> 2 | V phase Hall element input                                                                         |  |  |
| 27, 28     | W <sub>IN</sub> 1, W <sub>IN</sub> 2 | W phase Hall element input                                                                         |  |  |
| 16         | UOUT                                 | U phase output                                                                                     |  |  |
| 15         | VOUT                                 | V phase output                                                                                     |  |  |
| 13         | WOUT                                 | W phase output                                                                                     |  |  |
| 11         | LCTR                                 | Pin connected to the center points of the coils that are Y-connected to the U, V, and W outputs.   |  |  |
| 9          | V <sub>CC</sub>                      | Power supply                                                                                       |  |  |
| 10         | V <sub>REF</sub>                     | Reference voltage output                                                                           |  |  |
| 8          | GND                                  | GND                                                                                                |  |  |
| 14         | Rf                                   | Output current detection                                                                           |  |  |
| 1          | VG                                   | Closed loop control gain switching                                                                 |  |  |
| 2          | FC                                   | Speed control loop frequency characteristics correction                                            |  |  |
| 3          | LIM                                  | Output current limit setting                                                                       |  |  |
| 4          | VC                                   | Speed control                                                                                      |  |  |
| 5          | PG                                   | PG waveform output                                                                                 |  |  |
| 6          | FG                                   | FG waveform output (FGR shorted to GND)                                                            |  |  |
| 7          | FGR                                  | PG/FG synthesized output (FGR shorted to PG)                                                       |  |  |
| 18         | SH                                   | PG waveform sample-and-hold circuit capacitor connection                                           |  |  |
| 22         | AGC                                  | Connection for the capacitor used by the AGC circuit, which holds the input gain at a fixed level. |  |  |
| 12, 17, 19 | NC                                   | No connection                                                                                      |  |  |
| 20, 21     | NC                                   |                                                                                                    |  |  |

#### **Truth Table**

|   | Source $\rightarrow$ sink     | Hall input logic |   |   |  |
|---|-------------------------------|------------------|---|---|--|
|   |                               | U                | V | W |  |
| 1 | W phase $\rightarrow$ V phase | Н                | Н | L |  |
| 2 | W phase $\rightarrow$ U phase | Н                | L | L |  |
| 3 | V phase $\rightarrow$ U phase | н                | L | Н |  |
| 4 | V phase $\rightarrow$ W phase | L                | L | Н |  |
| 5 | U phase $\rightarrow$ W phase | L                | Н | Н |  |
| 6 | U phase $\rightarrow$ V phase | L                | Н | L |  |

Note: The Hall input "H" and "L" values are defined as follows: "H" means that for that phase the (+) input is higher than the (-) input, and "L" means that for that phase the (+) input is lower than the (-) input. However, note that an input potential difference corresponding to the Hall to output gain is required.

## **Timing Charts**



Note: The Hall inputs are defined as follows:  $U = U_{IN}1 - U_{IN}2$ ,  $V = V_{IN}1 - V_{IN}2$ , and  $W = W_{IN}1 - W_{IN}2$ . Inputs to the Hall input pins must be applied in the phase order shown in the timing chart.

### **Recommended Special Magnetization Waveforms**



A05608

A05609

Note: Note that the intersections between the special magnetization and general waveforms and the intersections between pairs of general waveforms must be set up to be 30° apart.

#### Hall Input Order



Note: The Hall input order must be set up to be  $W \to V \to U.$ 

#### VG and LIM Pin Usage



Note: This current limiting function is for protection against unusual and abnormal currents. If a current limit level below the rated current is set, this will, inversely, result in heat generation within the IC. When the LIM pin is open, VG is shorted to Rf, and Rf = 0.47 Ω, this will result in a current limit level of about 1.3 to 1.4 A. If this limit falls under the

rated value due to mode changes or changes in the value of the Rf resistor, set the current limit to an appropriate value by applying to the LIM pin a voltage that is divided from the V<sub>REF</sub> to ground potential by resistors of a few kΩ. Alternatively, short the LIM pin to V<sub>REF</sub> to defeat the current limit function.



#### PG and FG Pin Output Circuits

#### FG (FGR shorted to ground)



#### **Block Diagram**



## Sample Application Circuit



- Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of April, 1999. Specifications and information herein are subject to change without notice.