# Pentium®/II, K6, 6x86 100-MHz Clock Synthesizer/Driver for Desktop PCs with ALI or VIA Chipsets, AGP and 3 DIMMs ### **Features** - Mixed 2.5V and 3.3V operation - Complete clock solution for Pentium® /II, Cyrix 6x86, and AMD K6 processor-based motherboards - Four CPU clocks at 2.5V or 3.3V - Twelve 3.3V SDRAM clocks<sup>[1]</sup> - Five synchronous PCI clocks, one free-running - One 3.3V 48 MHz USB clock - One 3.3V Ref. clock at 14.318 MHz - Two AGP clocks at 3.3V - Support for ALI (-1 option) and VIA (-2 option) - I<sup>2</sup>C™ Serial Configuration Interface - Full EMI control with factory-EPROM programmable output drive and slew rate - Factory-EPROM programmable CPU clock frequencies for custom configurations - . Power-down, CPU stop, and PCI stop pins - Available in space-saving 48-pin SSOP package ## **Functional Description** The CY2283 is a clock Synthesizer/Driver for Pentium, Cyrix, or AMD processor-based PCs using the ALI Aladdin V (-1 option) or VIA MVP3 (-2 option) chipset. The CY2283 outputs four CPU clocks at 2.5V or 3.3V. There are five PCI clocks, running at 30 or 33.3 MHz. One of the PCI clocks is free-running. Additionally, the part outputs twelve 3.3V SDRAM clocks<sup>[1]</sup>, one 3.3V USB clock at 48 MHz, and one 3.3V reference clock at 14.318 MHz. Finally, the part outputs two AGP clocks running at 66.66 MHz or 60 MHz. The CY2283 has the flexibility to work as either a one-chip or as part of a two-chip clocking solution. In 100-MHz board designs based on the ALI Aladdin V chipset, it is recommended that the CY2283 be used with an external SDRAM buffer solution such as the CY2318NZ or CY2314NZ. In this configuration the SDRAM outputs on the CY2283 must be either turned off using I<sup>2</sup>C or left floating. The CY231xNZ family provides the SDRAM outputs in place of the CY2283 and can be placed in close proximity to the SDRAM modules. The CY2283 possesses power-down, CPU stop, and PCI stop pins for power management control. These inputs are multiplexed with SDRAM clock outputs, and are selected when the MODE pin is driven LOW. Additionally, the signals are synchronized on-chip, and ensure glitch-free transitions on the outputs. When the CPU STOP input is asserted, the CPU clock outputs are driven LOW. When the PCI\_STOP input is asserted, the PCI clock outputs (except the free-running PCI clock) are driven LOW. When the PWR\_DWN pin is asserted, the reference oscillator and PLLs are shut down, and all outputs are driven LOW. The CY2283 outputs are designed for low EMI emissions. Controlled rise and fall times, unique output driver circuits and factory-EPROM programmable output drive and slew-rate enable optimal configurations for EMI control. ## CY2283 Selector Guide | Clock Outputs | -1 (ALI V) | -2 (VIA MVP3) | |------------------------------|----------------------|----------------------| | CPU (66.6, 75, 83.3, 100MHz) | 4 | 4 | | SDRAM | 12 <sup>[1]</sup> | 12 | | PCI (30, 33.3 MHz) | 5 <sup>[2]</sup> | 5 <sup>[2]</sup> | | USB (48MHz) | 1 | 1 | | AGP (66.6, 60MHz) | 2 | 2 | | Ref. (14.318 MHz) | 1 | 1 | | CPU-PCI delay | 2.5-5.5 ns | 2.5–5.5 ns | | AGP clock | In phase<br>with PCI | In phase<br>with CPU | ### Notes: - SDRAM clocks available up to 83.3MHz. In 100-MHz designs based on the ALI V chipset, an external CY231xNZ buffer should be used. One free-running PCI clock # **Pin Summary** | Name | Pins | Description | |------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------| | V <sub>DDQ3</sub> | 6, 14, 19, 30, 36, 48 | 3.3V Digital voltage supply | | V <sub>DDCPU</sub> | 42 | CPU Digital voltage supply, 2.5V or 3.3V | | AV <sub>DD</sub> | 1 | Analog voltage supply, 3.3V | | V <sub>SS</sub> | 3, 9, 16, 22, 27, 33, 39, 45 | Ground | | XTALIN <sup>[3]</sup> | 4 | Reference crystal input | | XTALOUT <sup>[3]</sup> | 5 | Reference crystal feedback | | SDRAM7/ PCI_STOP | 28 | SDRAM clock output. Also, active LOW control input to stop PCI clocks, enabled when MODE is LOW. | | SDRAM6/CPU_STOP | 29 | SDRAM clock output. Also, active LOW control input to stop CPU clocks, enabled when MODE is LOW. | | SDRAM5/ PWR_DWN | 31 | SDRAM clock output. Also, active LOW control input to power down device, enabled when MODE is LOW. | | SDRAM[0:4],[8:11] | 38, 37, 35, 34, 32,<br>21, 20, 18, 17 | SDRAM clock outputs | | SEL0 | 26 | CPU frequency select input, bit 0 (see table below) | | SEL1 | 46 | CPU frequency select input, bit 0 (see table below) | | CPUCLK[0:3] | 44, 43, 41, 40 | CPU clock outputs | | PCICLK[0:3] | 8, 10, 11, 12 | PCI clock outputs, at one-half the CPU frequency. | | PCICLK_F | 7 | Free-running PCI clock output | | AGP[0:1] | 13, 15 | AGP clock outputs | | REF0 | 2 | 3.3V Reference clock output | | USBCLK | 47 | USB Clock output | | SDATA | 23 | Serial data input for serial configuration port | | SCLK | 24 | Serial clock input for serial configuration port | | MODE | 25 | Mode Select pin for enabling power management features | # **Function Table** | SEL1 | SEL0 | CPU/PCI<br>Ratio | CPUCLK[0:3]<br>SDRAM[0:11] | PCICLK[0:3]<br>PCICLK_F | AGP[0:1] | REF0 | USBCLK | |------|------|------------------|----------------------------|-------------------------|-----------|------------|--------| | 0 | 0 | 2.5 | 83.33 MHz | 33.33 MHz | 66.66 MHz | 14.318 MHz | 48 MHz | | 0 | 1 | 2 | 66.67 MHz | 33.33 MHz | 66.66 MHz | 14.318 MHz | 48 MHz | | 1 | 0 | 3.0 | 100.0 MHz | 33.33 MHz | 66.66 MHz | 14.318 MHz | 48 MHz | | 1 | 1 | 2.5 | 75.0 MHz | 30.0 MHz | 60.0 MHz | 14.318 MHz | 48 MHz | Note: 3. For best accuracy, use a parallel-resonant crystal, C<sub>LOAD</sub> = 18 pF. ## **Actual Clock Frequency Values** | Clock Output | Target<br>Frequency<br>(MHz) | Actual<br>Frequency<br>(MHz) | PPM | |--------------|------------------------------|------------------------------|-------| | CPUCLK | 66.67 | 66.51 | -2346 | | CPUCLK | 75.0 | 75.0 | 0 | | CPUCLK | 83.33 | 83.14 | -2346 | | CPUCLK | 100.0 | 99.77 | -2346 | | USBCLK | 48.0 | 48.01 | 167 | ## **CPU and PCI Clock Driver Strengths** - Matched impedances on both rising and falling edges on the output drivers - Output impedance: 25Ω (typical) measured at 1.5V # Power Management Logic<sup>[4]</sup> - Active when MODE pin is held 'LOW' | CPU_STOP | PCI_STOP | PWR_DWN | CPUCLK | PCICLK | PCICLK_F | Other<br>Clocks | Osc. | PLLs | |----------|----------|---------|-----------------|-------------|----------|-----------------|---------|---------| | Х | X | 0 | Low | Low | Stopped | Stopped | Off | Off | | 0 | 0 | 1 | Low | Low | Running | Running | Running | Running | | 0 | 1 | 1 | Low | 33/30 MHz | Running | Running | Running | Running | | 1 | 0 | 1 | 66/75/83/100MHz | Low | Running | Running | Running | Running | | 1 | 1 | 1 | 66/75/83/100MHz | 30/33.3 MHz | Running | Running | Running | Running | # **Serial Configuration Map** • The Serial bits will be read by the clock driver in the following order: Byte 0 - Bits 7, 6, 5, 4, 3, 2, 1, 0 Byte 1 - Bits 7, 6, 5, 4, 3, 2, 1, 0 Byte N - Bits 7, 6, 5, 4, 3, 2, 1, 0 - Reserved and unused bits should be programmed to "0". - I<sup>2</sup>C Address for the CY2283 is: | Ī | A6 | A5 | A4 | А3 | A2 | A1 | A0 | R/W | |---|----|----|----|----|----|----|----|-----| | Ī | 1 | 1 | 0 | 1 | 0 | 0 | 1 | | # Byte 0: Functional and Frequency Select Clock Register (1 = Enable, 0 = Disable) | Bit | Pin# | Description | | | |----------------|------|---------------------------|-----------------------------------------------------------------|--| | Bit 7 | | (Rese | rved) drive to '0' | | | Bit 6 | | (Rese | rved) drive to '0' | | | Bit 5 | | (Rese | rved) drive to '0' | | | Bit 4 | | (Reserved) drive to '0' | | | | Bit 3 | | (Reserved) drive to '0' | | | | Bit 2 | | (Reserved) drive to '0' | | | | Bit 1<br>Bit 0 | | Bit 1<br>1<br>1<br>0<br>0 | Bit 0 1 - Three-State 0 - N/A 1 - Testmode 0 - Normal Operation | | ## **Select Functions** | | Outputs | | | | | | | |--------------------------|-----------------------|------------|--------|------|--------|--------|--------| | Functional Description | CPU | PCI, PCI_F | SDRAM | Ref | IOAPIC | USBCLK | AGP | | Three-State | Hi-Z | Test Mode <sup>[6]</sup> | TCLK/2 <sup>[5]</sup> | TCLK/4 | TCLK/2 | TCLK | TCLK | TCLK/2 | TCLK/2 | - AGP clocks are free-running and stop only when the PWR\_DWN pin is asserted. The frequency of the AGP clocks is as shown in the Function Table. TCLK supplied on the XTALIN pin in Test Mode. Valid only for SEL1=0. Byte 1: CPU Active/Inactive Register (1 = Active, 0 = Inactive), Default = Active | Bit | Pin# | Description | |-------|------|---------------------------| | Bit 7 | 47 | USBCLK | | Bit 6 | N/A | (Reserved) drive to '0' | | Bit 5 | N/A | (Reserved) drive to '0' | | Bit 4 | N/A | Not used - drive to '0' | | Bit 3 | 40 | CPUCLK3 (Active/Inactive) | | Bit 2 | 41 | CPUCLK2 (Active/Inactive) | | Bit 1 | 43 | CPUCLK1 (Active/Inactive) | | Bit 0 | 44 | CPUCLK0 (Active/Inactive) | Byte 3: SDRAM Active/Inactive Register (1 = Active, 0 = Inactive), Default = Active | Bit | Pin # | Description | |-------|-------|--------------------------| | Bit 7 | 28 | SDRAM7 (Active/Inactive) | | Bit 6 | 29 | SDRAM6 (Active/Inactive) | | Bit 5 | 31 | SDRAM5 (Active/Inactive) | | Bit 4 | 32 | SDRAM4 (Active/Inactive) | | Bit 3 | 34 | SDRAM3 (Active/Inactive) | | Bit 2 | 35 | SDRAM2 (Active/Inactive) | | Bit 1 | 37 | SDRAM1 (Active/Inactive) | | Bit 0 | 38 | SDRAM0 (Active/Inactive) | Byte 5: Peripheral Active/Inactive Register (1 = Active, 0 = Inactive), Default = Active | Bit | Pin# | Description | |-------|------|--------------------------| | Bit 7 | N/A | (Reserved) drive to '0' | | Bit 6 | N/A | (Reserved) drive to '0' | | Bit 5 | N/A | (Reserved) drive to '0' | | Bit 4 | N/A | (Reserved), drive to '0' | | Bit 3 | N/A | (Reserved) drive to '0' | | Bit 2 | N/A | (Reserved) drive to '0' | | Bit 1 | N/A | (Reserved) drive to '0' | | Bit 0 | 2 | REF0 (Active/Inactive) | Byte 2: PCI Active/Inactive Register (1 = Active, 0 = Inactive), Default = Active | Bit | Pin # | Description | |-------|-------|----------------------------| | Bit 7 | | (Reserved) drive to '0' | | Bit 6 | 7 | PCICLK_F (Active/Inactive) | | Bit 5 | 15 | AGP1 (Active/Inactive) | | Bit 4 | 14 | AGP0 (Active/Inactive) | | Bit 3 | 12 | PCICLK3 (Active/Inactive) | | Bit 2 | 11 | PCICLK2 (Active/Inactive) | | Bit 1 | 10 | PCICLK1 (Active/Inactive) | | Bit 0 | 8 | PCICLK0 (Active/Inactive) | Byte 4: SDRAM Active/Inactive Register (1 = Active, 0 = Inactive), Default = Active | Bit | Pin # | Description | | |-------|-------|-------------------------|--| | Bit 7 | N/A | Not used - drive to '0' | | | Bit 6 | N/A | Not used - drive to '0' | | | Bit 5 | N/A | Not used - drive to '0' | | | Bit 4 | N/A | Not used - drive to '0' | | | Bit 3 | 17 | SDRAM11 | | | Bit 2 | 18 | SDRAM10 | | | Bit 1 | 20 | SDRAM9 | | | Bit 0 | 21 | SDRAM8 | | Byte 6: Reserved, for future use # **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Supply Voltage ......-0.5 to +7.0V Input Voltage .....-0.5V to V<sub>DD</sub>+0.5 | Storage Temperature (Non-Condensing) $-65^{\circ}\text{C}$ to | +150°C | |-----------------------------------------------------------------|----------| | Max. Soldering Temperature (10 sec) | +260°C | | Junction Temperature | +150°C | | Package Power Dissipation | 1W | | Static Discharge Voltage | >2000V | | (per MIL-STD-883, Method 3015, like V <sub>DD</sub> pins tied t | ogether) | # Operating Conditions<sup>[7]</sup> | Parameter | Description | Min. | Max. | Unit | |--------------------------------------|------------------------------------------------------------------------|----------------|----------------|------| | AV <sub>DD</sub> , V <sub>DDQ3</sub> | Analog and Digital Supply Voltage | 3.135 | 3.465 | V | | V <sub>DDCPU</sub> | CPU Supply Voltage | 2.375<br>3.135 | 2.9<br>3.465 | V | | T <sub>A</sub> | Operating Temperature, Ambient | 0 | 70 | °C | | C <sub>L</sub> | Max. Capacitive Load on CPUCLK, USBCLK, IOAPIC PCICLK, AGP, SDRAM REF0 | 10<br>20<br>20 | 20<br>30<br>45 | pF | | f <sub>(REF)</sub> | Reference Frequency, Oscillator Nominal Value | 14.318 | 14.318 | MHz | ## **Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Conditions | | | Min. | Max. | Unit | |--------------------|-------------------------------------|--------------------------------------------------------------------------------------|--------------------------|--------|------|------|------| | $V_{IH}$ | High-level Input Voltage | Except Crystal Inputs | | | 2.0 | | V | | V <sub>IL</sub> | Low-level Input Voltage | Except Crystal Inputs | | | | 0.8 | V | | V <sub>ILiic</sub> | Low-level Input Voltage | I <sup>2</sup> C inputs only | | | | 0.7 | V | | V <sub>OH</sub> | High-level Output Voltage | $V_{DDCPU} = V_{DDQ2} = 2.375V$ | I <sub>OH</sub> = 16 mA | CPUCLK | 2.0 | | V | | | | | $I_{OH} = 18 \text{ mA}$ | IOAPIC | | | | | $V_{OL}$ | Low-level Output Voltage | $V_{DDCPU} = V_{DDQ2} = 2.375V$ | $I_{OL} = 27 \text{ mA}$ | CPUCLK | | 0.4 | V | | | | | $I_{OL} = 29 \text{ mA}$ | IOAPIC | | | | | V <sub>OH</sub> | High-level Output Voltage | $V_{DDQ3}$ , $AV_{DD}$ , $V_{DDCPU} = 3.135V$ | $I_{OH} = 16 \text{ mA}$ | CPUCLK | 2.4 | | V | | | | | $I_{OH} = 36 \text{ mA}$ | SDRAM | | | | | | | | $I_{OH} = 32 \text{ mA}$ | PCICLK | | | | | | | | $I_{OH} = 26 \text{ mA}$ | USBCLK | | | | | | | | $I_{OH} = 36 \text{ mA}$ | REF0 | | | | | $V_{OL}$ | Low-level Output Voltage | $V_{DDQ3}$ , $AV_{DD}$ , $V_{DDCPU} = 3.135V$ | $I_{OL} = 27 \text{ mA}$ | CPUCLK | | 0.4V | V | | | | | $I_{OL} = 29 \text{ mA}$ | SDRAM | | | | | | | | $I_{OL} = 26 \text{ mA}$ | PCICLK | | | | | | | | $I_{OL} = 21 \text{ mA}$ | USBCLK | | | | | | | | $I_{OL} = 29 \text{ mA}$ | REF0 | | | | | I <sub>IH</sub> | Input High Current | $V_{IH} = V_{DD}$ | | | -10 | +10 | μΑ | | I <sub>IL</sub> | Input Low Current | $V_{IL} = 0V$ | | | | 10 | μΑ | | I <sub>OZ</sub> | Output Leakage Current | Three-state | | | -10 | +10 | μΑ | | I <sub>DD</sub> | Power Supply Current <sup>[8]</sup> | $V_{DD}$ = 3.465V, $V_{IN}$ = 0 or $V_{DD}$ , Loaded Outputs, CPU clocks = 66.67 MHz | | | | 300 | mA | | I <sub>DD</sub> | Power Supply Current <sup>[8]</sup> | $V_{DD} = 3.465V$ , $V_{IN} = 0$ or $V_{DD}$ , Unloaded Outputs | | | | 120 | mA | | I <sub>DDS</sub> | Power-down Current | Current draw in power-down state | | | | 500 | μΑ | Electrical parameters are guaranteed with these operating conditions. Power supply current will vary with number of outputs that are running. # Switching Characteristics for CY2283-1<sup>[9, 10]</sup> | Parameter | Output | Description | Test Conditions | Min. | Тур. | Max. | Unit | |-----------------|---------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------|------------|------|--------------|------| | t <sub>1</sub> | All | Output Duty Cycle <sup>[11]</sup> | $t_1 = t_{1A} \div t_{1B}$ | 45 | 50 | 55 | % | | t <sub>2</sub> | CPUCLK | CPU Clock Rising and Falling Edge Rate | Between 0.4V and 2.0V, V <sub>DDCPU</sub> = 2.5V<br>Between 0.4V and 2.4V, V <sub>DDCPU</sub> = 3.3V | 0.75 | | 4.0 | V/ns | | t <sub>2</sub> | AGP,<br>REF0 | AGP, REF0 Clock Rising and Falling Edge Rate | Between 0.4V and 2.4V | 0.85 | | 4.0 | V/ns | | t <sub>2</sub> | PCI | PCI Rising and Falling<br>Edge Rate | Between 0.4V and 2.4V | 0.85 | | 4.0 | V/ns | | t <sub>3</sub> | CPUCLK | CPU Clock Rise Time | Between 0.4V and 2.0V, $V_{DDCPU} = 2.5V$<br>Between 0.4V and 2.4V, $V_{DDCPU} = 3.3V$ | 0.4<br>0.5 | | 2.13<br>2.67 | ns | | t <sub>4</sub> | CPUCLK | CPU Clock Fall Time | Between 2.0V and 0.4V, V <sub>DDCPU</sub> = 2.5V<br>Between 2.4V and 0.4V, V <sub>DDCPU</sub> = 3.3V | 0.4<br>0.5 | | 2.13<br>2.67 | ns | | t <sub>5</sub> | CPUCLK | CPU-CPU Clock Skew | Measured at 1.25V, V <sub>DDCPU</sub> = 2.5V<br>Measured at 1.5V, V <sub>DDCPU</sub> = 3.3V | | 100 | 500 | ps | | t <sub>6</sub> | CPUCLK,<br>PCICLK | CPU-PCI Clock Skew | Measured at 1.25V for 2.5V clocks, and at 1.5V for 3.3V clocks | 2.5 | 3.5 | 5.5 | ns | | t <sub>8</sub> | PCICLK,<br>PCICLK | PCI-PCI Clock Skew | Measured at 1.5V | | | 500 | ps | | t <sub>9</sub> | PCICLK,<br>AGP | PCI-AGP Clock Skew | Measured at 1.5V | | | 1,200 | ps | | t <sub>10</sub> | CPUCLK | Cycle-Cycle Clock Jitter | Measured at 1.25V for 2.5V clocks, and at 1.5V for 3.3V clocks | | | 500 | ps | | t <sub>10</sub> | PCICLK | Cycle-Cycle Clock Jitter | Measured at 1.5V | | | 750 | ps | | t <sub>10</sub> | AGP | Cycle-Cycle Clock Jitter | Measured at 1.5V | | | 800 | ps | | t <sub>11</sub> | CPUCLK,<br>PCICLK,<br>AGP | Power-up Time | CPU, PCI, AGP clock stabilization from power-up | | | 3 | ms | ### Notes: Guaranteed by Design and Characterization, not 100% tested in production. Device characterized and parameters guaranteed with SDRAM outputs turned off. All other outputs at maximum load. Duty cycle is measured at 1.5V when V<sub>DD</sub> = 3.3V. When V<sub>DDCPU</sub> = 2.5V, CPUCLK duty cycle is measured at 1.25V. # **Switching Characteristics for CY2283-2** | Parameter | Output | Description | Test Conditions | Min. | Тур. | Max. | Unit | |-----------------|---------------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------|------|------|------|------| | t <sub>1</sub> | All | Output Duty Cycle | $t_1 = t_{1A} \div t_{1B}$ | TBD | TBD | TBD | % | | t <sub>2</sub> | CPUCLK | CPU Clock Rising and Falling Edge Rate | Between 0.4V and 2.0V, V <sub>DDCPU</sub> = 2.5V<br>Between 0.4V and 2.4V, V <sub>DDCPU</sub> = 3.3V | TBD | TBD | TBD | V/ns | | t <sub>2</sub> | SDRAM,<br>AGP, REF0 | SDRAM, AGP, REF0 Clock<br>Rising and Falling Edge<br>Rate | Between 0.4V and 2.4V | TBD | TBD | TBD | V/ns | | t <sub>2</sub> | PCI | PCI Rising and Falling<br>Edge Rate | Between 0.4V and 2.4V | TBD | TBD | TBD | V/ns | | t <sub>3</sub> | CPUCLK | CPU Clock Rise Time | Between 0.4V and 2.0V, V <sub>DDCPU</sub> = 2.5V<br>Between 0.4V and 2.4V, V <sub>DDCPU</sub> = 3.3V | TBD | TBD | TBD | ns | | t <sub>4</sub> | CPUCLK | CPU Clock Fall Time | Between 2.0V and 0.4V, V <sub>DDCPU</sub> = 2.5V<br>Between 2.4V and 0.4V, V <sub>DDCPU</sub> = 3.3V | TBD | TBD | TBD | ns | | t <sub>5</sub> | CPUCLK | CPU-CPU Clock Skew | Measured at 1.25V, V <sub>DDCPU</sub> = 2.5V<br>Measured at 1.5V, V <sub>DDCPU</sub> = 3.3V | TBD | TBD | TBD | ps | | t <sub>6</sub> | CPUCLK,<br>PCICLK | CPU-PCI Clock Skew | Measured at 1.25V for 2.5V clocks, and at 1.5V for 3.3V clocks | TBD | TBD | TBD | ns | | t <sub>7</sub> | CPUCLK,<br>SDRAM | CPU-SDRAM Clock Skew | Measured at 1.25V for 2.5V clocks, and at 1.5V for 3.3V clocks | TBD | TBD | TBD | ps | | t <sub>8</sub> | PCICLK,<br>PCICLK | PCI-PCI Clock Skew | Measured at 1.5V | TBD | TBD | TBD | ps | | t <sub>9</sub> | PCICLK,<br>AGP | PCI-AGP Clock Skew | Measured at 1.5V | TBD | TBD | TBD | ps | | t <sub>10</sub> | CPUCLK,<br>SDRAM | Cycle-Cycle Clock Jitter | Measured at 1.25V for 2.5V clocks, and at 1.5V for 3.3V clocks | TBD | TBD | TBD | ps | | t <sub>10</sub> | PCICLK | Cycle-Cycle Clock Jitter | Measured at 1.5V | TBD | TBD | TBD | ps | | t <sub>10</sub> | AGP | Cycle-Cycle Clock Jitter | Measured at 1.5V | TBD | TBD | TBD | ps | | t <sub>11</sub> | CPUCLK,<br>PCICLK,<br>AGP,SDRAM | Power-up Time | CPU, PCI, AGP, and SDRAM clock stabilization from power-up | TBD | TBD | TBD | ms | # Timing Requirement for the I<sup>2</sup>C Bus | Parameter | Description | Min. | Max. | Unit | |-----------------|----------------------------------------------------------------------------------|--------|------|------| | t <sub>12</sub> | SCLK Clock Frequency | 0 | 100 | kHz | | t <sub>13</sub> | Time the bus must be free before a new transmission can start | 4.7 | | μs | | t <sub>14</sub> | Hold time start condition. After this period the first clock pulse is generated. | 4 | | μs | | t <sub>15</sub> | The LOW period of the clock | 4.7 | | μs | | t <sub>16</sub> | The HIGH period of the clock | 4 | | μs | | t <sub>17</sub> | Set-up time for start condition. (Only relevant for a repeated start condition.) | 4.7 | | μs | | t <sub>18</sub> | Hold time DATA for CBUS compatible masters for I <sup>2</sup> C devices | 5<br>0 | | μs | | t <sub>19</sub> | DATA input set-up time | 250 | | ns | | t <sub>20</sub> | Rise time of both SDATA and SCLK inputs | | 1 | μs | | t <sub>21</sub> | Fall time of both SDATA and SCLK inputs | | 300 | ns | | t <sub>22</sub> | Set-up time for stop condition | 4.0 | | μs | # **Switching Waveforms** # **Duty Cycle Timing** ## All Outputs Rise/Fall Time ## **CPU-CPU Clock Skew** ## **CPU-SDRAM Clock Skew** ## **CPU-PCI Clock Skew** # **PCI-PCI Clock Skew** # Switching Waveforms (continued) ## **AGP-PCI Clock Skew** # Timing Requirements for the I<sup>2</sup>C Bus ### Notes: - 12. CPUCLK on and CPUCLK off latency is 2 or 3 CPUCLK cycles. 13. CPU\_STOP may be applied asynchronously. It is synchronized internally. 14. PCICLK on and PCICLK off latency is 1 rising edge of the external PCICLK. 15. PCI\_STOP may be applied asynchronously. It is synchronized internally. ## **Application Circuit** Clock traces must be terminated with either series or parallel termination, as they are normally done Cd = DECOUPLING CAPACITORS Ct = OPTIONAL EMI-REDUCING CAPACITORS Cx= OPTIONAL LOAD MATCHING CAPACITOR Rs = SERIES TERMINATING RESISTORS ## **Summary** - A parallel-resonant crystal should be used as the reference to the clock generator. The operating frequency and C<sub>LOAD</sub> of this crystal should be as specified in the data sheet. Optional trimming capacitors may be needed if a crystal with a different C<sub>LOAD</sub> is used. Footprints must be laid out for flexibility. - Surface mount, low-ESR, ceramic capacitors should be used for filtering. Typically, these capacitors have a value of 0.1 μF. In some cases, smaller value capacitors may be required. - The value of the series terminating resistor satisfies the following equation, where R<sub>trace</sub> is the loaded characteristic impedance of the trace, R<sub>out</sub> is the output impedance of the clock generator (specified in the data sheet), and R<sub>series</sub> is the series terminating resistor. $$R_{\text{series}} \ge R_{\text{trace}} - R_{\text{out}}$$ - Footprints must be laid out for optional EMI-reducing capacitors, which should be placed as close to the terminating resistor as is physically possible. Typical values of these capacitors range from 4.7 pF to 22 pF. - A Ferrite Bead may be used to isolate the Board V<sub>DD</sub> from the clock generator V<sub>DD</sub> island. Ensure that the Ferrite Bead offers greater than 50Ω impedance at the clock frequency, under loaded DC conditions. Please refer to the application note "Layout and Termination Techniques for Cypress Clock Generators" for more details. - If a Ferrite Bead is used, a 10 μF- 22 μF tantalum bypass capacitor should be placed close to the Ferrite Bead. This capacitor prevents power supply droop during current surges. ## **Test Circuit** Note: All Capacitors must be placed as close to the pins as is possible # **Ordering Information** | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|-----------------|--------------|--------------------| | CY2283PVC-1 | O48 | 48-Pin SSOP | Commercial | | CY2283PVC-2 | O48 | 48-Pin SSOP | Commercial | Document #: 38-00685-A Intel and Pentium are registered trademarks of Intel Corporation. I<sup>2</sup>C is a trademark of Philips Corporation. ## **Package Diagram** ## 48-Lead Shrunk Small Outline Package O48