

# 32K x 8 Magnetic Nonvolatile CMOS RAM

## **Features**

- 100% form, fit, function-compatible with 32K × 8 micropower SRAM (CY62256)
  - Fast Read and Write access: 70 ns
- Voltage range: 4.5V-5.5V operation
- Low power: 330 mW Active; 495  $\mu$ W standby
- Easy memory expansion with CE and OE features
- TTL-compatible inputs and outputs
- Automatic power-down when deselected
- Replaces 32K × 8 Battery Backed (BB)SRAM, SRAM, EEPROM, FeRAM or Flash memory
- · Data is automatically Write protected during power loss
- Write Cycles Endurance: > 10<sup>15</sup> cycles
- Data Retention: > 10 Years
- · Shielded from external magnetic fields
- · Extra 64 Bytes for device identification and tracking
- Temperature ranges
  - Commercial: 0°C to 70°CIndustrial: -40°C to 85°C
- JEDEC STD 28-pin DIP (600-mil), 28-pin (300-mil) SOIC, and 28-pin TSOP-1 packages. Also available in 450-mil wide (300-mil body width) 28-pin narrow SOIC.

# **Functional Description**

The CY9C62256 is a high-performance CMOS nonvolatile RAM employing an advanced magnetic RAM (MRAM) process. An MRAM is nonvolatile memory that operates as a fast read and write RAM. It provides data retention for more than ten years while eliminating the reliability concerns, functional disadvantages and system design complexities of battery-backed SRAM, EEPROM, Flash and FeRAM. Its fast writes and high write cycle endurance makes it superior to other types of nonvolatile memory.

The CY9C62256 operates very similarly to SRAM devices. Memory read and write cycles require equal times. The MRAM memory is nonvolatile due to its unique magnetic process. Unlike BBSRAM, the CY9C62256 is truly a monolithic nonvolatile memory. It provides the same functional benefits of a fast write without the serious disadvantages associated with modules and batteries or hybrid memory solutions.

These capabilities make the CY9C62256 ideal for nonvolatile memory applications requiring frequent or rapid writes in a bytewide environment.

The CY9C62256 is offered in both commercial and industrial temperature ranges.





#### Overview

The CY9C62256 is a byte wide MRAM memory. The memory array is logically organized as 32,768 x 8 and is accessed using an industry standard parallel asynchronous SRAM-like interface. The CY9C62256 is inherently nonvolatile and offers write protect during sudden power loss. Functional operation of the MRAM is similar to SRAM-type devices, otherwise.

#### **Memory Architecture**

Users access 32,768 memory locations each with eight data bits through a parallel interface. Internally, the memory array is organized into eight blocks of 512 rows x 64 columns each.

The access and cycle time are the same for read and write memory operations. Unlike an EEPROM or Flash, it is not necessary to poll the device for a ready condition since writes occur at bus speed.

### **Memory Operation**

The CY9C62256 is designed to operate in a manner similar to other bytewide memory products. For users familiar with BBSRAM, the MRAM performance is superior. For users familiar with EEPROM, Flash and FeRAM, the obvious differences result from higher write performance of MRAM technology and much higher write endurance.

All memory array bits are set to logic "1" at the time of shipment.

#### **Read Operation**

A read cycle begins whenever  $\overline{\text{WE}}$  (Write Enable bar) is inactive (HIGH) and  $\overline{\text{CE}}$  (Chip Enable bar) and  $\overline{\text{OE}}$  (Output Enable bar) are active LOW. The unique address specified by the 15 address inputs (A0–A14) defines which of the 32,768 bytes of data is to be accessed. Valid data will be available at the eight output pins within  $t_{AA}$  (access time) after the last address input is stable, providing that  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  access times are also satisfied. If  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  access times are not satisfied then the data access must be measured from the later-occurring signal ( $\overline{\text{CE}}$  or  $\overline{\text{OE}}$ ) and the limiting parameter is either  $t_{ACE}$  for  $\overline{\text{CE}}$  or  $t_{DOE}$  for the  $\overline{\text{OE}}$  rather than address access.

#### Write Cycle

The CY9C62256 initiates a write cycle whenever the  $\overline{\text{WE}}$  and  $\overline{\text{CE}}$  signals are active (LOW) afte<u>r</u> address inputs are stable. The later occurring falling edge of  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  will determine the start of the write cycle. The write cycle is terminated by the earlier rising edge of  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$ . All address inputs must be kept valid throughout the write cycle. The  $\overline{\text{OE}}$  control signal should be kept inactive (HIGH) during write cycles to avoid bus contention. However, if the output drivers are enabled ( $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  active)  $\overline{\text{WE}}$  will disable the outputs in  $t_{\text{HZWE}}$  from the  $\overline{\text{WE}}$  falling edge.

Unlike other nonvolatile memory technologies, there is no write delay with MRAM. The entire memory operation occurs in a single bus cycle. Therefore, any operation including read or write can occur immediately following a write. Data Polling, a technique used with EEPROMs to determine if the write is complete is unnecessary. Page write, a technique used to enhance EEPROM write performance is also unnecessary because of inherently fast write cycle time for MRAM.

The total Write time for the entire 256K array is 2.3 ms.

#### Write Inhibit and Data Retention Mode

This feature protects against the inadvertent write. The CY9C62256 provides full functional capability for  $V_{CC}$  greater than 4.5V and write protects the device below 4.0V. Data is maintained in the absence of  $V_{CC}.$  During the power-up, normal operation can resume 20  $\mu s$  after  $V_{PFD}$  is reached. Refer to page 8 for details.

#### Sudden Power Loss—"Brown Out"

The nonvolatile RAM constantly monitors  $V_{CC}$ . Should the supply voltage decay below the operating range, the CY9C62256 automatically write-protects itself, all inputs become don't care, and all outputs become high-impedance. Refer to page 8 for details.

#### Silicon Signature/Device ID

An extra 64 bytes of MRAM are available to the user for Device ID. By raising A9 to  $V_{CC}$  + 2.0V and by using address locations 00(Hex) to 3F(Hex) on address pins A7, A6, A14, A13, A12 and A0 (MSB to LSB) respectively, the additional Bytes may be accessed in the same manner as the regular memory array, with 140 ns access time. Dropping A9 from input high ( $V_{CC}$  + 2.0V) to  $\leq$   $V_{CC}$  returns the device to normal operation after 140-ns delay.

| Address (MSB to LSB)<br>A7 A6 A14 A13 A12 A0 | Description     | ID       |
|----------------------------------------------|-----------------|----------|
| 00h                                          | Manufacturer ID | 34h      |
| 01h                                          | Device ID       | 40h      |
| 02h – 3Fh                                    | User Space      | 62 Bytes |

All User Space bits above are set to logic "1" at the time of shipment.

### **Magnetic Shielding**

CY9C62256 is protected from external magnetic fields through the application of a "magnetic shield" that covers the entire memory array.

## **Applications**

## Battery-Backed SRAM (BB SRAM) Replacement

CY9C62256 is designed to replace (plug and play) existing BBSRAM while eliminating the need for battery and  $V_{\rm CC}$  monitor IC, reducing cost and board space and improving system reliability.

The cost associated with multiple components and assemblies and manufacturing overhead associated with battery-backed SRAM is eliminated by using monolithic MRAM. CY9C62256 eliminates multiple assemblies, connectors, modules, field maintenance and environmental issues common with BB SRAM. MRAM is a true nonvolatile RAM with high performance, high endurance, and data retention.

Battery-backed SRAMs are forced to monitor  $V_{CC}$  in order to switch to the backup battery. Users that are modifying existing designs to use MRAM in place of BB SRAM, can eliminate the  $V_{CC}$  controller IC along with the battery. MRAM performs this function on chip.

**Cost**: The cost of both the component and manufacturing overhead of battery-backed SRAM is high. In addition, there is a built in rework step required for battery attachment in case



of surface mount assembly. This can be eliminated with MRAM. In case of DIP battery backed modules, the assembly techniques are constrained to through-hole assembly and board wash using no water.

**System Reliability**: Battery-backed SRAM is inherently vulnerable to shock and vibration. In addition, a negative voltage, even a momentary undershoot, on any pin of a battery-backed SRAM can cause data loss. The negative voltage causes current to be drawn directly from the battery, weakens the battery, and reduces its capacity over time. In general, there is no way to monitor the lost battery capacity. MRAM guarantees reliable operation across the voltage range with inherent nonvolatility.

**Space**: Battery-backed SRAM in DIP modules takes up board space height and dictates through-hole assembly. MRAM is offered in surface mount as well as DIP packages.

**Field Maintenance**: Batteries must eventually be replaced and this creates an inherent maintenance problem. Despite projections of long life, it is difficult to know how long a battery will last, considering all the factors that degrade them.

**Environmental**: Lithium batteries are a potential disposal burden and considered a fire hazard. MRAM eliminates all such issues through a truly monolithic nonvolatile solution.

Users replacing battery-backed SRAMs with integrated Real Time Clock (RTC) in the same package may need to move RTC function to a different location within the system.

### **EEPROM Replacement**

CY9C62256 can also replace EEPROM in current applications. CY9C62256 is pinout and functionally compatible to

bytewide EEPROM, however it does not need data-bar polling, page write and hardware write protect due to its fast write and inadvertent write protect features.

Users replacing EEPROMs with MRAM can eliminate the page mode operation and simplify to standard asynchronous write. Additionally, data-bar polling can be eliminated, since every byte write is completed within same cycle. All writes are completed within 70 ns.

#### **FeRAM Replacement**

<u>FeRAM</u> requires addresses to be latched on falling <u>edge</u> of CE, which adds to system overhead in managing the CE and latching function. MRAM eliminates this overhead by offering a simple asynchronous SRAM interface.

Users replacing FeRAM can simplify their address decoding since CE does not need to be driven active and then inactive for each address. This overhead is eliminated when using MRAM.

Secondly, MRAM read is nondestructive and no precharge cycle is required like the one used with FeRAM. This has no apparent impact to the design, however the read cycle time can now see immediate improvement equal to the precharge time.

## Boot-up PROM (EPROM, PROM) Function Replacement

The CY9C62256 can be accessed like an EPROM or PROM. When  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  are low and  $\overline{\text{WE}}$  is high, the data stored at the memory location determined by the address pins is asserted on the outputs. MRAM may be used to accomplish system boot up function using this condition.



# **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied ......—40°C to +85°C Supply Voltage to Ground Potential DC Voltage Applied to Outputs in High-Z State  $^{[1]}$  ......-0.5V to  $\rm V_{CC}$  + 0.5V DC Input Voltage<sup>[1]</sup>.....-0.5V to V<sub>CC</sub> + 0.5V

| except in case of Super Voltage pin (As device ID and Silicon signature Bytes |          |
|-------------------------------------------------------------------------------|----------|
| Output Current into Outputs (LOW)                                             | 20 mA    |
| Static Discharge Voltage(per MIL-STD-883, Method 3015)                        | > 2001V  |
| Latch-up Current                                                              | > 200 mA |
| Maximum Exposure to Magnetic Field @ Device Package <sup>[2,3]</sup>          | ≤ 20 Oe  |

# **Operating Range**

| Range      | Ambient Temperature | V <sub>cc</sub> |
|------------|---------------------|-----------------|
| Commercial | 0°C to +70°C        | $5V \pm 10\%$   |
| Industrial | –40°C to +85°C      | 5V ± 10%        |

# **Electrical Characteristics** Over the Operating Range

|                     |                                                    |                                                                                                                                                                                                                  | CY9C62256-70        |                             |                        |      |
|---------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------|------------------------|------|
| Parameter           | Description                                        | Test Conditions                                                                                                                                                                                                  | Min.                | <b>Typ</b> . <sup>[5]</sup> | Max.                   | Unit |
| V <sub>OH</sub>     | Output HIGH Voltage                                | V <sub>CC</sub> = Min., I <sub>OH</sub> = -1.0 mA                                                                                                                                                                | 2.4                 |                             |                        | V    |
| V <sub>OL</sub>     | Output LOW Voltage                                 | V <sub>CC</sub> = Min., I <sub>OL</sub> = 2.1 mA                                                                                                                                                                 |                     |                             | 0.4                    | V    |
| V <sub>IH</sub>     | Input HIGH Voltage                                 |                                                                                                                                                                                                                  | 2.2                 |                             | V <sub>CC</sub> + 0.5V | V    |
| V <sub>IL</sub>     | Input LOW Voltage                                  |                                                                                                                                                                                                                  | -0.5 <sup>[1]</sup> |                             | 0.8                    | V    |
| I <sub>IX</sub> [4] | Input Leakage Current                              | $GND \le V_1 \le V_{CC}$                                                                                                                                                                                         | -0.5                |                             | +0.5                   | μΑ   |
| I <sub>OZ</sub>     | Output Leakage Current                             | $GND \le V_O \le V_{CC}$ , Output Disabled                                                                                                                                                                       | -0.5                |                             | +0.5                   | μА   |
| I <sub>CC</sub>     | V <sub>CC</sub> Operating Supply Current           | $V_{CC}$ = Max.,<br>$I_{OUT}$ = 0 mA,<br>$f = f_{MAX}$ = 1/ $t_{RC}$                                                                                                                                             |                     |                             | 60                     | mA   |
| I <sub>SB1</sub>    | Automatic CE<br>Power-down Current—<br>TTL Inputs  | $\begin{aligned} &\text{Max. V}_{CC}, \overline{CE} \ge V_{IH}, \\ &V_{IN} \ge V_{IH} \text{ or } \\ &V_{IN} \le V_{IL}, f = f_{MAX} \end{aligned}$                                                              |                     |                             | 500                    | μА   |
| I <sub>SB2</sub>    | Automatic CE<br>Power-down Current—<br>CMOS Inputs | $\begin{array}{l} \underline{\text{Max}}. \ V_{\text{CC}}, \\ \hline \text{CE} \geq V_{\text{CC}} - 0.3V \\ V_{\text{IN}} \geq V_{\text{CC}} - 0.3V \\ \text{or} \ V_{\text{IN}} \leq 0.3V, \ f = 0 \end{array}$ |                     |                             | 90                     | μА   |

# Capacitance<sup>[6]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 6    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 5.0V$                         | 8    | pF   |

## Notes:

- 1.  $V_{IL}$  (min.) = -2.0V for pulse duration of 20 ns.
- 2. Magnetic field exposure is highly dependent on the distance from the magnetic field source. The magnetic field falls off as 1/R squared, where R is the distance from the magnetic source.
- 3. Exposure beyond this level may cause loss of data.
- 4.  $I_{IX}$  during access to 64 device ID and silicon signature bytes with super voltage pin at  $V_{CC}$  + 2.0V will be 100  $\mu$ A max.
- Typical specifications are the mean values measured over a large sample size across normal production process variations and are taken at nominal conditions (T<sub>A</sub> = 25°C, V<sub>CC</sub>). Parameters are guaranteed by design and characterization, and not 100% tested.
   Tested initially and after any design or process changes that may affect these parameters.



## **AC Test Loads and Waveforms**





# Switching Characteristics Over the Operating Range<sup>[7]</sup>

|                                |                                    | CY9C6    |      |      |  |
|--------------------------------|------------------------------------|----------|------|------|--|
| Parameter                      | Description                        | Min.     | Max. | Unit |  |
| Read Cycle                     |                                    | <b>,</b> | l    | I    |  |
| t <sub>RC</sub>                | Read Cycle Time                    | 70       |      | ns   |  |
| t <sub>AA</sub>                | Address to Data Valid              |          | 70   | ns   |  |
| t <sub>oha</sub>               | Data Hold from Address Change      | 5        |      | ns   |  |
| t <sub>ACE</sub>               | CE LOW to Data Valid               |          | 70   | ns   |  |
| t <sub>DOE</sub>               | OE LOW to Data Valid               |          | 35   | ns   |  |
| t <sub>LZOE</sub>              | OE LOW to Low Z <sup>[8]</sup>     | 5        |      | ns   |  |
| t <sub>HZOE</sub>              | OE HIGH to High Z <sup>[8,9]</sup> |          | 25   | ns   |  |
| t <sub>LZCE</sub>              | CE LOW to Low Z <sup>[8]</sup>     | 5        |      | ns   |  |
| t <sub>HZCE</sub>              | CE HIGH to High Z <sup>[8,9]</sup> |          | 25   | ns   |  |
| t <sub>PU</sub>                | CE LOW to Power-up                 | 0        |      | ns   |  |
| t <sub>PD</sub>                | CE HIGH to Power-down              |          | 70   | ns   |  |
| Write Cycle <sup>[10,11]</sup> |                                    | <b>,</b> | l    | I    |  |
| t <sub>WC</sub>                | Write Cycle Time                   | 70       |      | ns   |  |
| t <sub>SCE</sub>               | CE LOW to Write End                | 60       |      | ns   |  |
| t <sub>AW</sub>                | Address Set-up to Write End        | 60       |      | ns   |  |
| t <sub>HA</sub>                | Address Hold from Write End        | 0        |      | ns   |  |
| t <sub>SA</sub>                | Address Set-up to Write Start      | 0        |      | ns   |  |
| t <sub>PWE</sub>               | WE Pulse Width                     | 50       |      | ns   |  |
| t <sub>SD</sub>                | Data Set-up to Write End           | 30       |      | ns   |  |
| $t_{HD}$                       | Data Hold from Write End 0         |          |      | ns   |  |
| t <sub>HZWE</sub>              | WE LOW to High Z <sup>[8, 9]</sup> |          | ns   |      |  |
| t <sub>LZWE</sub>              | WE HIGH to Low Z <sup>[8]</sup>    | 5        |      | ns   |  |

#### Notes:

<sup>7.</sup> Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified

lest conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified log. Input pulse levels of 0 to 3.0V, and output loading of the specified log. Input pulse levels of 0 to 3.0V, and output loading of the specified log. Input pulse levels of 0 to 3.0V, and output loading of the specified log.
 At any given temperature and voltage condition, the set of the set



# **Switching Waveforms**

# Read Cycle No. 1 $^{[12,\ 13]}$









#### Notes:

- 12. Device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{\parallel L}$ .

  13.  $\overline{WE}$  is HIGH for read cycle.

  14. Address valid prior to or coincident with  $\overline{CE}$  transition LOW.

  15. Data I/O is high impedance if  $\overline{OE} = V_{\parallel L}$ .

  16. If  $\overline{CE}$  goes HIGH simultaneously with  $\overline{WE}$  HIGH, the output remains in a high-impedance state.
- 17. During this period, the I/Os are in output state and input signals should not be applied.



# Switching Waveforms (continued)



# Write Cycle No. 3 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW) $^{[11,16]}$



# **Truth Table**

| CE | WE | OE | V <sub>CC</sub> | Inputs/Outputs             | Mode                      | Power                      |
|----|----|----|-----------------|----------------------------|---------------------------|----------------------------|
| Н  | Х  | Х  | 4.5V-5.5V       | High Z                     | Deselect/Power-down       | Standby (I <sub>SB</sub> ) |
| L  | Н  | L  | 4.5V-5.5V       | Data Out                   | Read                      | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | 4.5V-5.5V       | Data In                    | Write                     | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | 4.5V-5.5V       | High Z                     | Deselect, Output Disabled | Active (I <sub>CC</sub> )  |
| Х  | Х  | Х  | <4.0V           | Inputs = X, Outputs = Hi-Z | Write Inhibit             | Active (I <sub>CC</sub> )  |



# Power-down/-up Mode AC Waveforms

| Parameter                      | Description                                                                  | Min. | Тур. | Max. | Unit |
|--------------------------------|------------------------------------------------------------------------------|------|------|------|------|
| $V_{PFD}$                      | Power-fail Deselect Voltage                                                  | 4.2  | 4.35 | 4.5  | V    |
| t <sub>F</sub> <sup>[18]</sup> | V <sub>PFD</sub> (max.) to V <sub>PFD</sub> (min.) V <sub>CC</sub> Fall Time | 100  |      |      | μS   |
| t <sub>FB</sub>                | V <sub>PFD</sub> (min.) to V <sub>SS</sub> V <sub>CC</sub> Fall Time         | 50   |      |      | μS   |
| t <sub>R</sub>                 | V <sub>SS</sub> to V <sub>PFD</sub> (max.) Rise Time                         | 20   |      |      | μS   |
| t <sub>WP</sub>                | Write Protect Time On V <sub>CC</sub> = V <sub>PFD</sub> (typ)               |      |      | 20   | μS   |
| t <sub>REC</sub>               | V <sub>PFD</sub> (max.) to Inputs Recognized                                 |      |      | 500  | μS   |



# **Ordering Information**

| Speed<br>(ns) | Ordering Code   | Package<br>Name | Package Type                       | Operating<br>Range |
|---------------|-----------------|-----------------|------------------------------------|--------------------|
| 70            | CY9C62256-70SC  | S21             | 28-lead (300-mil) Molded SOIC      | Commercial         |
|               | CY9C62256-70SI  | S21             | 28-lead (300-mil) Molded SOIC      | Industrial         |
|               | CY9C62256-70SNC | SN28            | 28-lead (300-mil) Narrow Body SOIC | Commercial         |
|               | CY9C62256-70SNI | SN28            | 28-lead (300-mil) Narrow Body SOIC | Industrial         |
|               | CY9C62256-70ZC  | Z28             | 28-lead Thin Small Outline Package | Commercial         |
|               | CY9C62256-70ZI  | Z28             | 28-lead Thin Small Outline Package | Industrial         |
|               | CY9C62256-70PC  | P15             | 28-lead (600-mil) Molded DIP       | Commercial         |
|               | CY9C62256-70PI  | P15             | 28-lead (600-mil) Molded DIP       | Industrial         |

Note:
18. V<sub>PFD</sub> (max.) to V<sub>PFD</sub> (min.) fall time of less than t<sub>F</sub> may result in deselection/ write protection not occurring until 20 μs after V<sub>CC</sub> passes V<sub>PFD</sub> (min.).



# **Package Diagrams**

## 28-lead (600-mil) Molded DIP P15



# 28-Lead (300-Mil) Molded SOIC S21









# Package Diagrams (continued)

## 28-lead Thin Small Outline Package Type 1 (8 × 13.4 mm) Z28

NOTE: ORIENTATION I.D MAY BE LOCATED EITHER
AS SHOWN IN OPTION 1 OR OPTION 2



# 450-mil Wide (300-mil Body Width) 28-pin Narrow SOIC (SN28)



51-85092-\*B

All product and company names mentioned in this document may be the trademarks of their respective holders.

### Document #: 38-15001 Rev. \*E



# **Document History Page**

| Document Title: CY9C62256 32K x 8 Magnetic Nonvolatile CMOS RAM Document Number: 38-15001 |         |            |                    |                                                                                                                            |  |
|-------------------------------------------------------------------------------------------|---------|------------|--------------------|----------------------------------------------------------------------------------------------------------------------------|--|
| REV.                                                                                      | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                      |  |
| **                                                                                        | 115831  | 05/29/02   | NBP                | New data sheet                                                                                                             |  |
| *A                                                                                        | 116770  | 07/25/02   | NBP                | Add state of memory bits at the time of shipment                                                                           |  |
| *B                                                                                        | 117612  | 07/26/02   | LJN                | Minor Change needed to change footer from 38-15003 to 38-15001                                                             |  |
| *C                                                                                        | 208424  | SEE ECN    | NBP                | Icc, Isb1, Isb2, Non-Operating Shielding Specification, Condition to emulate Boot PROM functionality                       |  |
| *D                                                                                        | 227582  | SEE ECN    | NBP                | Changed Magnetic Shielding Specification                                                                                   |  |
| *E                                                                                        | 285756  | SEE ECN    | NBP                | Added SNC 28-pin SOIC package and Changed $V_{\mbox{\footnotesize{PFD}}}$ and $t_{\mbox{\footnotesize{WP}}}$ specification |  |