# RCV336DPi V.34 Data, V.17 Fax, Voice, Modem Data Pump ### Introduction The Rockwell RCV336DPi is a V.34 modern data pump family that supports data rates up to 33600 bps, fax operation up to 14400 bps, and voice coding/decoding (optional). The following models are available: | Model | Volce | |-----------|-------| | RC336DPi | No | | RCV336DPi | Yes | As a data modem, the modem can operate in 2-wire, full-duplex, synchronous/asynchronous modes at rates up to 33600 bps. Using V.34 techniques to optimize modem configuration for line conditions, the modem can connect at the highest data rate that the channel can support from 33600 bps to 2400 bps with automatic fallback to V.32 bis. Internal HDLC support eliminates the need for an external serial input/output (SIO) device in the DTE for products incorporating error correction and T.30 protocols. Facsimile models support Group 3 facsimile send and receive speeds up to 14400 bps. The voice model includes an Adaptive Differential Pulse Code Modulation (ADPCM) voice coder and decoder (codec). The codec compresses and decompresses voice signals to allow efficient digital storage of voice messages. The codec operates at 28.8k, 21.6k, or 14.4k bps (4-bit, 3-bit, or 2-bit quantization, respectively) with a 7.2 kHz sample rate. A voice pass-through mode in all models allows the host to transmit and receive uncompressed audio signals Pin-compatible with the RC288DPi, a RC336DPi/RCV336DPi modem can be installed in RC288DPi design without board modification with only crystal circuit component replacement (RC288DPi interconnect signals correspond to no connect pins on the RC336DPi/RCV336DPi). Note that the RCV336DPi can be used to upgrade the RCV288ACi data pump. The modern operates over the public switched telephone network (PSTN) through the appropriate line termination. Additional information is provided in the RCV336DPi Modern Designer's Guide (Order No. 1115). ### Features - 2-wire full-duplex - 33.6 kbps, V.34, V.32 bis, V.32, V.22 bis, V.22, V.23, and V.21 - Bell 212 and 103 - 2-wire half-duplex - ITU-T V.17, V.33, V.29, V.27 ter, and V.21 channel 2 - Bell 208 - Short train option in V.17 and V.27 ter - Serial synchronous and asynchronous data - · Parallel synchronous and asynchronous data - Parallel synchronous SDLC/HDLC support - In-band secondary channel (V.34 and V.32 bis) - · Automatic mode selection (AMS) - Automatic rate adaption (ARA) - · Digital near-end and far-end echo cancellation - · Bulk delay for satellite transmission - · Auto-dial and auto-answer - · ADPCM voice mode (optional) - Voice pass-through mode - TTL and CMOS compatible DTE interface - ITU-T V.24 (EIA/TIA-232-E) (data/control) - Microprocessor bus (data/configuration/control) - Dynamic range: -9 dBm to -43 dBm - Adjustable speaker output to monitor received signal - DMA support interrupt lines - . Two 16-byte FIFO data buffers for burst data transfer - NRZI encoding/decoding - 511 pattern generation/detection - Diagnostic capability - V.8, V.8 bis signaling - V.13 signaling - V.54 inter-DCE signaling - V.54 local analog and remote digital loopback - +5V operation - Typical power consumption: - Normal Mode: 640 mW - Sleep Mode: 9 mW - Single package - One 68-pin PLCC # Technical Description The modern functional interface is illustrated in Figure 1. ### Configurations and Rates The selectable modern configurations, signaling rates, and data rates are listed in Table 1. #### **Automatic Mode Selection** When automatic mode selection (AMS) is enabled, the modem configures itself to the highest compatible data rate supported by the remote modem (AUTO bit). Automode operation in V.32 bis, V.32 V.22 bis, V.22, V.21, V.23, Bell 212A, and Bell 103 modes is in accordance with EIA/TIA-PN2330. ### Automatic Rate Adaption (ARA) In V.34 and V.32 bis modes, automatic rate adaption (ARA) can be enabled to select the highest data rate possible based on the measured eye quality monitor (EQM) (EARC bit). This selection occurs during handshake/retrain and rate renegotiation. ### Tone Generation The modem can generate single or dual voice-band tones from 0 Hz to 3600 Hz with a resolution of 0.15 Hz and an accuracy of $\pm$ 0.01%. Tones over 3000 Hz are attenuated. DTMF tone generation allows the modem to operate as a programmable DTMF dialer. #### Data Encoding The data encoding conforms to ITU-T recommendations V.34, V.32 bis, V.32, V.17, V.33, V.29, V.27 ter, V.22 bis, V.22, V.23, or V.21, and is compatible with Bell 208, 212A, or 103, depending on the configuration. # Transmitted Data Spectrum The transmitter spectrum is shaped by raised cosine filter functions as follows: | Configuration | Raised Cosine<br>Filter Function | |----------------------------------------|----------------------------------| | V.34, V.32 bis, V.32, V.17, V.33, V.29 | Square root of 12.5% | | V.27 ter, Bell 208 | Square root of 50% | | V.22 bis/V.22, Bell 212A | Square root of 75% | ### RTS - CTS Response Time The response times of CTS relative to a corresponding transition of RTS are listed in Table 2. #### Transmit Level The transmitter output level is selectable from 0 dBm to -15 dBm in 1 dB steps and is accurate to ±0.5 dB when used with an external hybrid. The output level can also be fine tuned by changing a gain constant in modem DSP RAM. The maximum V.34/V.32 bis/V.32 transmit level for acceptable receive performance should not exceed -9 dBm. Note: In V.34 mode, the transmit level may be automatically changed during the handshake. This automatic adjustment of the transmit level may be disabled via a parameter in DSP RAM. ### **Transmitter Timing** Transmitter timing is selectable between internal (±0.01%), external, or slave. Figure 1. RCV336DPi MDP Functional Interface Table 1. Configurations, Signaling Rates, and Data Rates | | | Carrier Frequency | Data Rate (bps) | Symbol Rate | Bits/Symbol - | Bits/Symbol - | Constellation | |----------------------------------|------------|-------------------|-----------------|----------------|---------------|------------------|------------------| | Configuration | Modulation | (Hz) ±0.01% | ±0.01% | (Symbols/Sec.) | Data | TCM | Points | | V.34 33600 TCM | TCM | Note 2 | 33600 | Note 2 | Note 2 | Note 2 | Note 2 | | V.34 31200 TCM | TCM | Note 2 | 31200 | Note 2 | Note 2 | Note 2 | Note 2 | | V.34 28800 TCM | TCM | Note 2 | 28800 | Note 2 | Note 2 | Note 2 | Note 2 | | V.34 26400 TCM | TCM | Note 2 | 26400 | Note 2 | Note 2 | Note 2 | Note 2 | | V.34 24000 TCM | TCM | Note 2 | 24000 | Note 2 | Note 2 | Note 2 | Note 2 | | V.34 21600 TCM | TCM | Note 2 | 21600 | Note 2 | Note 2 | Note 2 | Note 2 | | V.34 19200 TCM | TÇM | Note 2 | 19200 | Note 2 | Note 2 | Note 2 | Note 2 | | V.34 16800 TCM | TOM | Note 2 | 16800 | Note 2 | Note 2 | Note 2 | Note 2 | | V.34 14400 TCM | TCM | Note 2 | 14400 | Note 2 | Note 2 | Note 2 | Note 2<br>Note 2 | | V.34 12000 TCM | TCM | Note 2 | 12000 | Note 2 | Note 2 | Note 2 | Note 2 | | V.34 9600 TCM | TCM | Note 2 | 9600 | Note 2 | Note 2 | Note 2 | Note 2 | | V.34 7200 TCM | TCM | Note 2 | 7200 | Note 2 | Note 2 | | Note 2 | | V.34 4800 TCM | TCM | Note 2 | 4800 | Note 2 | Note 2 | Note 2<br>Note 2 | Note 2 | | V.34 2400 TCM | TCM | Note 2 | 2400 | Note 2 | Note 2 | 1400e 2 | 128 | | V.32 bis 14400 TCM | TCM | 1800 | 14400 | 2400 | - | | 64 | | V.32 bis 12000 TCM | TCM | 1800 | 12000 | 2400<br>2400 | 5 4 | : : | 32 | | V.32 bis 9600 TCM | TCM | 1800<br>1800 | 9600<br>7200 | 2400 | 3 | 1 1 | 16 | | V.32 bis 7200 TCM | TCM<br>QAM | 1800 | 4800 | 2400 | 2 | | 4 | | V.32 bis 4800 | | | 9600 | 2400 | 4 | 1 | 32 | | V.32 9600 TCM | TCM<br>QAM | 1800<br>1800 | 9600 | 2400 | 1 | ė l | 16 | | V.32 9600<br>V.32 4800 | QAM | 1800 | 4800 | 2400 | 2 | ő | 4 | | V.32 4600<br>V.22 bis 2400 | GAM | 1200/2400 | 2400 | 600 | 4 | Ö | 16 | | V.22 bis 2400<br>V.22 bis 1200 | DPSK | 1200/2400 | 1200 | 600 | 2 | l ŏ | 4 | | V.22 1200 | DPSK | 1200/2400 | 1200 | 600 | 2 | 0 | 4 | | V.22 1200<br>V.22 600 | DPSK | 1200/2400 | 600 | 600 | l ī | Ö | 4 | | V.23 1200/75 | FSK | 1700/420 | 1200/76 | 1200 | 1 | 0 | | | V.21 | FSK | 1080/1750 | 0-300 | 300 | 1 | 0 | - | | Bell 208 4800 | DPSK | 1800 | 4800 | 1600 | 3 | 0 | 8 | | Bell 212A | DPSK | 1200/2400 | 1200 | 600 | 2 | 0 | 4 | | Bel! 103 | FSK | 1170/2125 | 0-300 | 300 | 1 | 0 | | | V.23 1200-75 | FSK | 1700/420 | 1200/75 | 1200 | 1 | Ö | _ | | | FSK | 1080/1750 | 0-300 | 300 | 1 | Ö | | | V.21 | TCM | 1800 | 14400 | 2400 | 6 | | 128 | | V.17 14400 TCM/V.33 <sup>3</sup> | | | | 2400 | 5 | ; | 64 | | V.17 12000 TCM/V.33 <sup>3</sup> | TCM | 1800 | 12000 | | | ! ! | | | V.17 9600 TCM <sup>3</sup> | TCM | 1800 | 9600 | 2400 | 4 | ' | 32 | | V.17 7200 TCM <sup>3</sup> | TCM | 1800 | 7200 | 2400 | 3 | 1 | 16 | | V.29 9600 <sup>3</sup> | QAM | 1700 | 9600 | 2400 | 4 | 0 | 16 | | V.29 7200 <sup>3</sup> | QAM | 1700 | 7200 | 2400 | 3 | 0 | 8 | | V.29 4800 <sup>3</sup> | OAM | 1700 | 4800 | 2400 | 2 | 0 | 4 | | V.27 4800 <sup>3</sup> | DPSK | 1800 | 4800 | 1600 | 3 | 0 | 8 | | V.27 2400 <sup>3</sup> | DPSK | 1800 | 2400 | 1200 | 2 | 0 | 4 | | V.21 Channel 2 <sup>3</sup> | FSK | 1750 | 300 | 300 | 1 | 0 | - | | Tone Transmit | _ | | - | | - | _ | _ | 1. Modulation legend: TCM: Trellis-Coded Modulation QAM: Quadrature Amplitude Modulation DPSK: Differential Phase Shift Keying FSK: Frequency Shift Keying 2. Adaptive; established during handshake: ### Carrier Frequency (Hz) | Symbol Rate (Baud) | V.34 Low Carrier | V.34 High Cerrier | |-------------------------------------------------|------------------|-------------------| | 2400 | 1600 | 1800 | | 2800 | 1680 | 1867 | | 3000 | 1800 | 2000 | | 3200 | 1829 | 1920 | | 3429 | 1959 | 1959 | | <ol><li>Models with fax support only.</li></ol> | | | Table 2. RTS-CTS Response Times | | RTS-CTS | RTS-CTS Response | | | | |------------------------------|---------------------|-----------------------|-----------------------------------|--|--| | Configuration | Constant<br>Carrier | Controlled<br>Carrier | Turn-Off<br>Sequence <sup>3</sup> | | | | V.34, V.32 bis, V.32 | ±2 ms | N/A | N/A . | | | | V.33/V.17 Long | N/A | 1393 ms <sup>2</sup> | 15 ms <sup>4</sup> | | | | V.33/V.17 Short | N/A | 142 ms <sup>2</sup> | 15 ms <sup>4</sup> | | | | V.29 | N/A | 253 ms <sup>2</sup> | 12 ms | | | | V.27 4800 Long | N/A | 708 ms <sup>2</sup> | 7 ms <sup>4</sup> | | | | V.27 4800 Short | N/A | 50 ms <sup>2</sup> | 7 ms <sup>4</sup> | | | | V.27 2400 Long | N/A | 943 ms <sup>2</sup> | 10 ms <sup>4</sup> | | | | V.27 2400 Short | N/A | 67 ms <sup>2</sup> | 10 ms <sup>4</sup> | | | | V.26 | N/A | 60 ms | 10 ms | | | | V.22 bis, V.22,<br>Beil 212A | ± 2 ms | 270 ms | N/A | | | | V.21 | 500 ms | 500 ms | N/A | | | | V.23, Bell 103 | 210 ms | 210 ms | N/A | | | - Times listed are CTS turn-on. The CTS OFF-to-ON response time is host programmable in DSP RAM. (Full-duplex modes only.) - Add echo protector tone duration plus 20 ms when echo protector tone is used during turn-on. - Turn-off sequence consists of transmission of remaining data and scrambled ones for controlled carrier operation. CTS turn-off is less than 2 ms for all configurations. - 4. Plus 20 ms of no transmitted energy. - N/A = not applicable. #### Scrambler/Descrambler A self-synchronizing scrambler/descrambler is used in accordance with the selected configuration. #### Answer Tone When the NV25 bit is a zero, the modern generates a 2100 Hz answer tone at the beginning of the answer handshake, for 5.0 seconds (V.8) or 3.6 seconds (V.32 bis, V.32, V.22 bis, V.22, V.23, and V.21). The answer tone has 180° phase reversals every 0.45 second to disable network echo cancellers (V.8, V.32 bis, V.32). ### Receive Level The modem satisfies performance requirements for received line signal levels from -9 dBm to -43 dBm measured at the Receiver Analog (RXA) (TIP and RING) input (-15 dBm at RIN). Note: A 6 dB pad is required between TIP and RING and the RIN input. #### Receiver Timing The timing recovery circuit can track a frequency error in the associated transmit timing source of ±0.035% (V.22 bis) or ±0.01% (other configurations). ### Carrier Recovery The carrier recovery circuit can track a ±7 Hz frequency offset in the received carrier. ### Clamping Received Data (RXD) is clamped to a constant mark whenever the Received Line Signal Detector (~RLSD) is off. ~RLSD can be clamped off (RLSDE bit). #### Echo Canceller A data echo canceller with near-end and far-end echo cancellation is included for 2-wire full-duplex V.34/V.32 bis/V.32 operation. The combined echo span of near and far cancellers can be up to 40 ms. The proportion allotted to each end is automatically determined by the modern. The delay between near-end and far-end echoes can be up to 1.2 seconds. # ADPCM Voice Mode (V Model) **Transmit Voice.** 16-bit compressed transmit voice can be sent to the modern ADPCM codec for decompression then to the digital-to-analog converter (DAC) by the host. Receive Voice. 16-bit received voice samples from the modern analog-to-digital converter (ADC) can be sent to the ADPCM codec for compression, and then be read by the host. ### Voice Pass-Through Mode Transmit Voice. 16-bit transmit voice samples can be sent to the modern DAC from the host. Receive Voice. 16-bit received voice samples from the modem ADC can be read by the host. ### Data Formats # Serial Synchronous Data Data rate: 300-33600 bps ±0.01%. Selectable clock: Internal, external, or slave. #### Serial Asynchronous Data Data rate: 600-33600 bps +1% (or +2.3%), -2.5%; 0-300 bps (V.21 and Bell 103); 1200/75 bps (V.23). Bits per character: 7, 8, 9, 10, or 11. ### Parallel Synchronous Data Normal sync: 8-bit data for transmit and receive Data rate: 300-33600 bps ±0.01%. SDLC/HDLC support: Transmitter: Flag generation, 0 bit stuffing, CRC-16 or CRC-32 generation. Receiver: Flag detection, 0 bit deletion, CRC-16 or CRC-32 checking. #### Parallel Asynchronous Data Data rate: 600-33600 bps +1% (or 2.3%), -2.5%; 1200, 300, or 75 bps (FSK). Data bits per character: 5, 6, 7, or 8. Parity generation/checking: Odd, even, or 9th data bit. # Async/Sync and Sync/Async Conversion An asynchronous-to-synchronous converter is provided in the transmitter and a synchronous-to-asynchronous converter is provided in the receiver. The converters operate in both serial and parallel modes. The asynchronous character format is 1 start bit, 5 to 8 data bits, an optional parity bit, and 1 or 2 stop bits. Valid character size, including all bits, is 7, 8, 9, 10, or 11 bits per character. Two ranges of signaling rates are provided: - Basic range: +1% to -2.5% - Extended overspeed range: +2.3% to -2.5% When the transmitter's converter is operating at the basic signaling rate, no more than one stop bit will be deleted per 8 consecutive characters. When operating at the extended rate, no more than one stop bit will be deleted per 4 consecutive characters. Break handling is performed as described in V.14. Asynchronous characters are accepted on the TXD serial input and are issued on the RXD serial output. ### V.54 Inter-DCE Signaling The modern supports V.54 inter-DCE signaling procedures in synchronous and asynchronous configurations. Transmission and detection of the preparatory, acknowledgment, and termination phases as defined in V.54 are provided. Three control bits in the transmitter allow the host to send the appropriate bit patterns (V54T, V54A, and V54P bits). Three control bits in the receiver are used to enable one of three bit pattern detectors (V54TE, V54AE, and V54PE bits). A status bit indicates when the selected pattern detector has found the corresponding bit pattern (V54DT bit). ### V.13 Remote RTS Signaling The modern supports V.13 remote RTS signaling. Transmission and detection of signaling bit patterns in response to a change of state in the RTS bit or the ~RTS input signal are provided. The RRTSE bit enables V.13 signaling. The RTSDE bit enables detection of V.13 patterns. The RTSDT status bit indicates the state of the remote RTS signal. This feature may be used to clamp/unclamp the local ~RLSD and RXD signals in response to a change in the remote RTS signal in order to simulate controlled carrier operation in a constant carrier environment. The modern automatically clamps and unclamps ~RLSD. # Auto-Dialing and Auto-Answering Control The host can perform auto-dialing and auto-answering. These functions include DTMF or pulse dialing, ringing detection, and a comprehensive supervisory tone detection scheme. The major parameters are host programmable. ### Supervisory Tone Detection Three parallel tone detectors (A, B, and C) are provided for supervisory tone detection. The signal path to these detectors is separate from the main received signal path. Each tone detector consists of two cascaded second order IIR biquad filters. The coefficients are host programmable. Each fourth order filter is followed by a level detector which has host programmable turn-on and turn-off thresholds allowing hysteresis. Tone detector C is preceded by a prefilter and squarer. This circuit is useful for detecting a tone with frequency equal to the difference between two tones that may be simultaneously present on the line. The squarer may be disabled by the SQDIS bit causing tone detector C to be an eighth order filter. The tone detectors are disabled in data mode. The tone detection sample rate is 9600 Hz in V.8 and V.34 modes and is 7200 Hz in non-V.34 modes. The default call progress filter coefficients are based on a 7200 Hz sampling rate and apply to non-V.34 modes only. The maximum detection bandwidth is equal to one-half the sample rate. The tone detectors default bandwidths and thresholds are: | The form detectors design and the first services | | | | | | |--------------------------------------------------|--------------|----------------------|-----------------------|--|--| | Tone Detector | Bandwidth | Turn-On<br>Threshold | Turn-Off<br>Threshold | | | | A | 245 - 650 Hz | -25 dBm | -31 dBm | | | | В | 360 - 440 Hz | -25 dBm | -31 dBm | | | | C Prefiter | 0-500 Hz | N/A | N/A | | | | С | 50 - 110 Hz | • | - | | | Tone Detector C will detect a difference tone within its bandwidth when the two tones present are in the range —1 dBm to —26 dBm. # 511 Pattern Generation/Detection In a synchronous mode, a 511 pattern can be generated and detected (control bit S511). Use of this bit pattern during self-test eliminates the need for external test equipment. ### In-Band Secondary Channel A full-duplex in-band secondary channel is provided in V.34 (all speeds) (19200 bps and above), and V.32 bis/V.32 (7200 bps and above) modes. Control bit SECEN enables and disables the secondary channel operation. The secondary channel operates in parallel data mode with independent transmit and receive interrupts and data buffers. The main channel may operate in parallel or serial mode. In V.34 modes, the secondary channel rate is 200 bos. In V.32 bis/V.32 modes, the secondary channel rate is 150 bps. This rate is also host programmable in V.32 bis/V.32 modes. #### Transmit and Receive FIFO Data Buffers Two 16-byte first-in first-out (FIFO) data buffers allow the DTE/host to rapidly output up to 16 bytes of transmit data and input up to 16 bytes of accumulated received data. The receiver FIFO is always enabled. The transmitter FIFO is enabled by the FIFOEN control bit. TXHF and RXHF bits indicate the corresponding FIFO buffer half full (8 or more bytes loaded) status. TXFNF and RXFNE bits indicate the TX FIFO buffer not full and RX FIFO buffer not empty status, respectively. An interrupt mask register allows an interrupt request to be generated whenever the TXFNF, RXFNE, RXHF, or TXHF status bit changes state. # DMA Support Interrupt Request Lines DMA support is available in synchronous, asynchronous, and HDLC parallel data modes. Control bit DMAE enables and disables DMA support. When DMA support is enabled, the modem ~RI and ~DSR lines are assigned to Transmitter Request (TXRQ) and Receiver Request (RXRQ) hardware output interrupt request lines, respectively. The TXRQ and RXRQ signals follow the assertion of the TDBE and RDBF interrupt bits thus allowing the DTE/host to respond immediately to the interrupt request without masking out status bits to determine the interrupt source. #### NRZI Encoding/Decoding NRZI data encoding/decoding may be selected in synchronous and HDLC modes instead of the default NRZ (control bit NRZIEN). In NRZ encoding, a 1 is represented by a high level and a 0 is represented by a low level. In NRZI encoding, a 1 is represented by no change in level and a 0 is represented by a change in level. ### **CRC-32 Support** CRC-32 generation/checking may be selected instead of the default CRC-16 in HDLC mode using DSP RAM access. #### Caller ID Demodulation Caller ID information can be demodulated in V.23 1200 receive configuration and presented to the host/DTE in serial (TXD) and parallel (RBUFFER) form. ### **Telephone Line Interface** Line Transformer Interface. V.34/V.32 bis/V.32 places high requirements upon the Data Access Arrangement (DAA) to the telephone line. These modes use the same bandwidth for transmission of data in both directions. Any non-linear distortion generated by the DAA in the transmit direction cannot be canceled by the modem's echo canceller and interferes with data reception. The designer must, therefore, ensure that the total harmonic distortion seen at the RXA input to the modem be at least 45 dB below the minimum level of received signal. Due to the wider bandwidth requirements in V.34, the DAA must maintain linearity from 150 Hz to 3950 Hz. Relay Control. Direct control of the off-hook and talk/data relays is provided. Internal relay drivers allow direct connection to the off-hook and talk/data relays. The talk/data relay output can optionally be used for pulse dial. #### Speaker Interface A SPK output is provided with on/off and volume control logic incorporated in the modem, requiring only an external amplifier to drive a loudspeaker. # **Hardware Interface Signals** A functional interconnect diagram showing the typical modem connection in a system is illustrated in Figure 2. Any point that is active low is represented by a small circle at the signal point. Edge triggered inputs are denoted by a small triangle (e.g., TDCLK). An active low signal is indicated by a tilde preceding the signal name (e.g., ~RESET). A clock intended to activate logic on its rising edge (low-to-high transition) is called active low (e.g., ~RDCLK), while a clock intended to activate logic on its falling edge (high-to-low transition) is called active high (e.g., TDCLK). When a clock input is associated with a small circle, the input activates on a falling edge. If no circle is shown, the input activates on a rising edge. The pin assignments for the modern packaged in a 68-pin PLCC are shown Figure 3 and are listed in Table 3. The modem hardware interface signals are described in Table 4. The digital interface characteristics are defined in Table 5. The analog interface characteristics are defined Table 6. The power requirements are defined in Table 7. The absolute maximum ratings are defined in Table 8. Figure 2. MDP Hardware Interface Signals Figure 3. MDP Pin Signals - 68-Pin PLCC Table 3. MDP Pin Signals -68-Pin PLCC | Pin | Signal Label | I/O Type | Interface <sup>3</sup> | Pin | Signal Label | I/O Type | Interface | |-----|--------------|----------|---------------------------|-----|--------------|----------|-------------------------| | 1 | RESERVED | | NC (Note 6) | 35 | RXD | OA | DTE Serial Interface | | 2 | NC | | NC (Note 5) | 36 | VDD | PWR | +5VD | | 3 | NC | | NC (Note 5) | 37 | ~CTS | OA | DTE Serial Interface | | 4 | NC | | NC (Note 5) | 38 | NC | | NC (Note 5) | | 5 | -RI | OA | DTE Serial Interface | 39 | NC | | NC (Note 5) | | 6 | RINGD | IA. | Line Interface | 40 | GND | GND | DGND | | 7 | ~RTS | IA | DTE Serial Interface | 41 | VDD | PWR | +5VD | | | IRQ | OA | Host Parallel Interface | 42 | NC | | NC (Note 5) | | 9 | D1 | IA/OB | Host Parallel Interface | 43 | GND | GND | DGND | | 10 | GND | GND | DGND | 44 | NC | | NC (Note 5) | | 11 | VDD | PWR | +5VD | 45 | NC | | NC (Note 5) | | 12 | XTLI | 1 | Crystal/Clock Circuit | 46 | RESERVED | | NC (Note 6) | | 13 | XTLO | 0 | Crystal/Clock Circuit | 47 | RESERVED | | NC (Note 6) | | 14 | D0 | IA/OB | Host Parallel Interface | 48 | RESERVED | | NC (Note 6) | | 15 | D2 | IA/OB | Host Parallel Interface | 49 | NC | | NC (Note 5) | | 16 | D3 | IA/OB | Host Parallel Interface | 50 | TDCLK | OA | DTE Serial Interface | | 17 | D5 | IA/OB | Host Parallel Interface | 51 | ~RLSD | OA | DTE Serial Interface | | 18 | D7 | IA/OB | Host Parallel Interface | 52 | ~RDCLK | OA | DTE Serial Interface | | 19 | GND | GND | DGND | 53 | GP0 | MI | To ~RDCLK | | 20 | RS0 | 1A | Host Parallel Interface | 54 | XTCLK | IA | DTE Serial Interface | | 21 | VAA | PWR | +5VA | 55 | GND | GND | DGND | | 22 | AGND | GND | AGND | 56 | VDD | PWR | +5VD | | 23 | RIN | I(DA) | Line Interface | 57 | TXD | IA | DTE Serial Interface | | 24 | vc | REF | To GND through capacitors | 58 | ~DSR | OA | DTE Serial | | 25 | VREF | REF | To VC through capacitors | 59 | ~RESET | OA | Host Parallel Interface | | 26 | TXA2 | O(DD) | Line Interface | 60 | ~READ | IA | Host Parallel Interface | | 27 | TXA1 | O(DD) | Line Interface | 61 | ~WRITE | IA | Host Parallel Interface | | 28 | RLYB | OA | Line Interface | 62 | ~CS | IA | Host Parallel Interface | | 29 | SPK | O(DF) | Speaker Circuit | 63 | RS4 | IA | Host Parallel Interface | | 30 | AGND2 | GND | AGND | 64 | RS3 | IA | Host Parallel Interface | | 31 | RLYA | OD | Line Interface | 65 | RS2 | IA | Host Parallel Interface | | 32 | ~POR | Mi | MDP: ~RESET | 66 | RS1 | IA | Host Parallel Interface | | 33 | MICM | IA | Audio Interface | 67 | D6 | IA/OB | Host Parallel Interface | | 34 | ~DTR | IA. | DTE Serial Interface | 68 | D4 | IA/OB | Host Parallel Interface | 1. I/O types: MI = Modem interconnect. IA, IB = Digital input. OA, OB = Digital output. I(DA) = Analog input. O(DD), O(DF) = Analog output. - 2. NC = No external connection allowed. - 3. Interface Legend: MDP = Modem Data Pump DTE = Data Terminal Equipment - This pin is a no connect for the RC56DPi and RCV56DPi models. - 5. NC (no connect) pins are not connected to internal circuitry. - 6 RESERVED pins may be connected to internal circuitry and should not be connected to external circuitry. Table 4. MDP Signal Definitions | Label | I/O Type | Signal/Definition | |--------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | OVERHEAD SIGNALS | | XTLI, XTLO | I, O | Crystal In and Crystal Out. Connect the MDP to an external crystal circuit consisting of a 56.448 MHz crystal, three capacitors, and an inductor. | | ~RESET | IA | Reset. ~RESET low holds the modem in the reset state. ~RESET going high releases the modem from the reset state and initiates normal operation using power turn-on (default) values. ~RESET must be held low for at least 3 µs. The modem is ready to use 400 ms after the low-to-high transition of ~RESET. | | VDD,<br>AVDD | PWR | + 5V Digital Power Supply. Connect to +5V± 5% and digital circuits power supply filter. | | AVAA | PWR | + 5V Analog Power Supply. Connect to +5V± 5% and analog circuits power supply filter. | | GND | GND | Digital Ground. Connect to digital ground. | | AGND | GND | Analog Ground. Connect to analog ground. | | | | PARALLEL HOST INTERFACE | | | | Address, data, control, and interrupt hardware interface signals allow modem connection to an 8086-compatible microprocessor bus. With the addition of external logic, the interface can be made compatible with a wide variety of other microprocessors such as the 6502, 8086 or 68000. The microprocessor interface allows a microprocessor to change modem configuration, read or write channel and diagnostic data, and supervise modem operation by writing control bits and reading status bits. | | D0-D7 | IA/OB | Data Lines. Eight bidirectional data lines (D0–D7) provide parallel transfer of data between the host and the modern. The most significant bit is D7. Data direction is controlled by the Read Enable and Write Enable signals. | | RS0-RS4 | IA | Register Select Lines. The five active high register select lines (RS0–RS4) address interface memory registers within the modern interface memory. These lines are typically connected to the five least significant lines (A0–A4) of the address bus. | | | | The modem decodes RS0 through RS4 to address one of 32 internal interface memory registers (00–1F). The most significant address bit is RS4, while the least significant address bit is RS0. The selected register can be read from or written into via the 8-bit parallel data bus (D0–D7). The most significant data bit is D7, while the least significant data bit is D0. | | ~CS | IA | Chip Select. ~CS selects the modern for microprocessor bus operation. ~CS is typically generated by decoding host address bus lines. | | ~READ | IA | Read Enable. During a read cycle (~READ asserted), data from the selected interface memory register is gated onto the data bus by means of three-state drivers in the modern. These drivers force the data lines high for a one bit, or low for a zero bit. When not being read, the three-state drivers assume their high-impedance (off) state. | | ~WRITE | IA | Write Enable. During a write cycle (~WRITE asserted), data from the data bus is copied into the selected modem interface memory register, with high and low bus levels representing one and zero bit states, respectively. | | IRO | OA | Interrupt Request. The modem IRQ output may be connected to the host processor interrupt request input in order to interrupt host program execution for immediate modem service. The IRQ output can be enabled in the modem interface memory to indicate immediate change of conditions. The use of IRQ is optional depending upon modem application. The IRQ output is driven by a TTL-compatible CMOS driver. | Table 4. MDP Signal Definitions (Cont'd) | Label | I/O Type | Signal Name/Description | |--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | DTE SERIAL INTERFACE | | | | Timing, data, control, and status signals provide a V.24-compatible serial interface. These signals are TTL compatible in order to drive the short wire lengths and circuits normally found within a printed circuit board, standalone modem enclosures, or equipment cabinets. For driving longer cables, these signals can be easily converted to EIA/RS-232-D voltage levels. | | TXD | IA | Transmitted Data. The modem obtains serial data to be transmitted from the local DTE on the Transmitted Data (TXD) input. | | RXD | OA | Received Data. The modern presents received serial data to the local DTE on the Received Data (RXD) output. | | ~RTS | IA | Request to Send. Activating ~RTS causes the modem to transmit data on TXD when ~CTS becomes active. The ~RTS pin is logically ORed with the RTS bit. | | ~CTS | OA | Clear To Send. ~CTS active indicates to the local DTE that the modem will transmit any data present on TXD. CTS response times from an active condition of RTS are shown in Table 2. | | ~RLSD | OA | Received Line Signal Detector. ~RLSD active indicates to the local DTE that energy above the receive level threshold is present on the receiver input, and that the energy is not a training sequence. | | | | One of four ~RLSD receive level threshold options can be selected (RTH bits). A minimum hysteresis action of 2 dB exists between the actual off-to-on and on-to-off transition levels. The threshold level and hysteresis action are measured with a modulated signal applied to the Receiver Analog (RXA) input. Note that performance may be degraded when the received signal level is less than -43 dBm. The ~RLSD on and off thresholds are host programmable in DSP RAM. | | ~DTR | IA | Data Terminal Ready. In V.34, V.32 bis, V.32, V.22 bis, V.22, or Bell 212A configuration, activating ~DTR initiates the handshake sequence, provided that the DATA bit is a 1. If in answer mode, the modem immediately sends answer tone. | | | | In V.21, V.23, or Bell 103 configuration, activating ~DTR causes the modem to enter the data state provided that the DATA bit is a 1. If in answer mode, the modem immediately sends answer tone. In these modes, if controlled carrier is enabled, carrier is controlled by RTS. | | | | During the data mode, deactivating ~DTR causes the transmitter and receiver to turn off and return to the idle state. | | | | The ~DTR input and the DTR control bit are logically ORed. | | ~DSR | OA | Data Set Ready. ~DSR ON indicates that the modem is in the data transfer state. ~DSR OFF indicates that the DTE is to disregard all signals appearing on the interchange circuits except Ring Indicator (~RI). ~DSR is OFF when the modem is in a test mode (i.e., local analog or remote digital loopback). | | | | The DSR status bit reflects the state of the ~DSR output. | | ~RI | OA | Ring Indicator. ~RI output follows the ringing signal present on the line with a low level (0 V) during the ON time, and a high level (+5 V) during the OFF time coincident with the ringing signal. The RI status bit reflects the state of the ~RI output. | | TDCLK | OA | Transmit Data Clock. The modem outputs a synchronous Transmit Data Clock (TDCLK) for USRT timing. The TDCLK frequency is the data rate (±0.01%) with a duty cycle of 50±1%. The TDCLK source can be internal, external (input on XTCLK), or slave (to ~RDCLK) as selected by TXCLK bits in interface memory. | | XTCLK | IA | External Transmit Clock. In synchronous communication, an external transmit data clock can be connected to the modern XTCLK input. The clock supplied at XTCLK must exhibit the same characteristics as TDCLK. The XTCLK input is then reflected at the TDCLK output. | | ~RDCLK | OA | Receive Data Clock. The modem outputs a synchronous Receive Data Clock (~RDCLK) for USRT timing. The ~RDCLK frequency is the data rate (±0.01%) with a duty cycle of 50±1%. The ~RDCLK low-to-high transitions coincide with the center of the received data bits. | Table 4. MDP Signal Definitions (Cont'd) | Label | I/O Type | Signal Name/Description | |------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | TEL | EPHONE LINE/TELEPHONE/AUDIO INTERFACE SIGNALS AND REFERENCE VOLTAGE | | TXA1, TXA2 | O(DF) | Transmit Analog 1 and 2 Output. The TXA1 and TXA2 outputs are differential outputs 180 degrees out of phase with each other. Each output can drive a 300 $\Omega$ load. Typically, TXA1 and TXA2 are connected to the telephone line interface or an optional external hybrid circuit. | | RIN | I(DA) | Receive Analog Input. RIN is a single-ended input with 70K $\Omega$ input impedance. Typically, RIN is connected to telephone line interface or an optional external hybrid circuit. | | RINGD | IA | Ring Detect. The RINGD input is monitored for pulses in the range of 15 Hz to 68 Hz. The frequency detection range may be changed by the host in DSP RAM. The circuit driving RINGD should be a 4N35 optoisolator or equivalent. The circuit driving RINGD should not respond to momentary bursts of ringing less than 125 ms in duration, or less than 40 VRMS (15 Hz to 68 Hz) across TIP and RING. Detected ring signals are reflected on the ~RI output signal as well as the RI bit. | | ~RLYA<br>(~OHRC,<br>~CALLID) | OD | Relay A Control. The ~RLYA open collector output can directly drive a +5V reed relay coil with a minimum resistance of 360 ohms (13.9 mA max. @ 5.0V) and a must-operate voltage no greater than 4.0 VDC. A clamp diode, such as a 1N4148, should be installed across the relay coil. An external transistor can be used to drive heavier loads (e.g., electro-mechanical relays). ~RLYA is controlled by host setting/resetting of the RA bit. | | | | In a typical application, ~RLYA is connected to the normally open Off-Hook relay (~OHRC). In this case, ~RLYA active closes the relay to connect the modem to the telephone line. | | | | Alternatively, in a typical application, ~RLYA is connected to the normally open Caller ID relay (~CALLID). When the modem detects a Calling Number Delivery (CND) message, the ~RLYA output is asserted to close the Caller ID relay in order to AC couple the CND information to the modem RIN input (without closing the off-hook relay and allowing loop current flow which would indicate an off-hook condition). | | ~RLYB<br>(~TALK) | OD | Relay A Control. The ~RLYB open collector output can directly drive a +5V reed relay coil with a minimum resistance of 360 ohms (13.9 mA max. @ 5.0V) and a must-operate voltage no greater than 4.0 VDC. A clamp diode, such as a 1N4148, should be installed across the relay coil. An external transistor can be used to drive heavier loads (e.g., electro-mechanical relays). ~RLYB is controlled by host setting/resetting of the RB bit. Typically, ~RLYB is connected to the normally closed Talk/Data relay (~TALK). In this case, ~RLYB active opens the relay to disconnect the handset from the telephone line. | | MICM | I(DA) | Modern Microphone Input. MICM is a single-ended microphone input with 70K $\Omega$ input impedance. | | | | Typically, MICM is connected to a sound board output for routing recorded music or voice onto the telephone line. | | SPK | O(DF) | Modem Speaker Analog Output. The SPK analog output reflects the received analog input signal. The SPK on/off and three levels of attenuation are controlled by bits in DSP RAM. When the speaker is turned off, the SPK output is clamped to the voltage at the VC pin. Typically, the SPK is connected to the input to an external LM386 audio power amplifier. | | VREF | REF | High Voltage Reference. Connect to VC through 10 μF (polarized, + terminal to VREF) and 0.1 μF (ceramic) in parallel. | | VC | REF | Low Voltage Reference. Connect to analog ground through 10 μF (polarized, + terminal to VC) and 0.1 μF (ceramic) in parallel. | Table 5. Digital Electrical Characteristics | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Conditions 1 | |---------------------------|------------------|---------------------|------|-----------------|-------|----------------------------------------------| | Input High Voltage | v <sub>iH</sub> | | | | Vdc | | | Type IA and IB | | 2.0 | - | v <sub>cc</sub> | | | | Type ID | | 0.8 V <sub>CC</sub> | - | v <sub>cc</sub> | | | | Input High Current | ЧH | - | _ | 40 | μА | | | Input Low Voltage | v <sub>IL</sub> | 0.3 | | 0.8 | VDC | | | Input Low Current | IL | _ | _ | 40 | μА | | | Input Leakage Current | IN | - | _ | ±2.5 | μADC | $V_{1N} = 0 \text{ to } +5V, V_{CC} = 5.25V$ | | Output High Voltage | V <sub>OH</sub> | | - | - | VDC | | | Туре ОА | | 3.5 | _ | v <sub>cc</sub> | | I <sub>LOAD</sub> = -100 μA | | Type OD | | | | | | I <sub>LOAD</sub> = 0 mA | | Output Low Voltage | V <sub>OL</sub> | | | | VDC | | | Туре ОА | | _ | - | 0.4 | | I <sub>LOAD</sub> = 1.6 mA | | Туре ОВ | | _ | _ | 0.4 | | I <sub>LOAD</sub> = 0.8 mA | | Type OD | | - | _ | 0.75 | | I <sub>LOAD</sub> = 15 mA | | Three-State (Off) Current | I <sub>TSI</sub> | | | ±10 | μADC | V <sub>IN</sub> = 0.4 to V <sub>CC</sub> -1 | **Table 6. Analog Electrical Characteristics** | Signal Name | Туре | Characteristic | Value | |-------------|--------|-------------------------|-------------------------------------------------------------| | RIN, MICM | I (DA) | Input Impedance | > 70K Ω | | | | AC Input Voltage Range | 1.1 VP-P | | | | Reference Voltage | +2.5 VDC | | TXA1, TXA2 | O (DD) | Minimum Load | 300 Ω | | | | Maximum Capacitive Load | 0 μF | | | 1 | Output Impedance | 10 Ω | | | | AC Output Voltage Range | 2.2 VP-P (with reference to ground and a 600 $\Omega$ load) | | | | Reference Voltage | +2.5 VDC | | | | DC Offset Voltage | ± 200 mV | | SPK | O (DF) | Minimum Load | 300 Ω | | | | Maximum Capacitive Load | 0.01 µF | | | | Output impedance | 10 Ω | | | | AC Output Voltage Range | 2.2 VP-P | | | | Reference Voltage | +2.5 VDC | | | | DC Offset Voltage | ± 20 mV | **Table 7. Current and Power Requirements** | Mode | Typical<br>Current<br>(mA) | Maximum<br>Current<br>(mA) | Typical<br>Power<br>(mW) | Maximum<br>Power<br>(mW) | Notes | |-------------|----------------------------|----------------------------|--------------------------|--------------------------|------------------------------| | Normal mode | 128 | 188 | 640 | 990 | f <sub>IN</sub> = 56.448 MHz | | Sleep mode | 1.8 | <u> </u> | 9.0 | | | - 1. Test conditions: VCC = 5.0 VDC for typical values; VCC = 5.25 VDC for maximum values. - 2. Input Ripple $\leq$ 0.1 Vpeak-peak. **Table 8. Absolute Maximum Ratings** | Parameter | Symbol | Limits | Units | |----------------------------------------------------------|-------------------|----------------------|-------| | Supply Voltage | v <sub>DD</sub> | -0.5 to +7.0 | ٧ | | Input Voltage | V <sub>IN</sub> | -0.5 to (+5VD +0.5) | V | | Operating Temperature Range | T <sub>A</sub> | -0 to +70 | °C | | Storage Temperature Range | T <sub>STG</sub> | -55 to +125 | °C | | Analog Inputs | V <sub>IN</sub> | -0.3 to (+5VA + 0.3) | ٧ | | Voltage Applied to Outputs in High Impedance (Off) State | v <sub>HZ</sub> | -0.5 to (+5VD + 0.5) | ٧ | | DC Input Clamp Current | l <sub>IK</sub> | ±20 | mA | | DC Output Clamp Current | l <sup>į</sup> ok | ±20 | mA | | Static Discharge Voltage (25°C) | V <sub>ESD</sub> | ±2500 | V | | Latch-up Current (25°C) | ITRIG | ±200 | mA |