PRELIMINARY

March 1999



# NM24C65 64K-Bit Extended 2-Wire Bus Interface Serial EEPROM with Write Protect

## **General Description:**

The NM24C65 devices are 65,536 bits of CMOS nonvolatile electrically erasable memory. These devices offer the designer different low voltage and low power options, and they conform to all in the Extended IIC 2-wire protocol. Furthermore, they are designed to minimize device pin count and simplify PC board layout requirements.

The upper half of the memory can be disabled (Write Protection) by connecting the WP pin to  $V_{\rm CC}.$  This section of memory then becomes ROM.

This communication protocol uses CLOCK (SCL) and DATA I/O (SDA) lines to synchronously clock data between the master (for example a microprocessor) and the slave EEPROM device(s).

Fairchild EEPROMs are designed and tested for applications requiring high endurance, high reliability, and low power consumption.

#### Features:

- Extended operating voltage 2.7V 5.5V
- 400 KHz clock frequency (F) at 2.7V 5.5V
- 200µA active current typical 10µA standby current typical 1µA standby typical (L) 0.1µA standby typical (LZ)
- IIC compatible interface
  Provides bidirectional data transfer protocol
- 32 byte page write mode
   Minimizes total write time per byte
- Self timed write cycle Typical write cycle time of 6ms
- Hardware write protect for upper block
- Endurance: 1,000,000 data changes
- Data retention greater than 40 years
- Packages available: 8-pin SO, 8-pin DIP
- Low V<sub>CC</sub> programming lockout (3.8V on Standard V<sub>CC</sub> devices only).

## **Block Diagram**



## **Connection Diagram**



See Package Number N08E and M08A

### **Pin Names**

| A0, A1, A2      | Device Address Input |
|-----------------|----------------------|
| V <sub>SS</sub> | Ground               |
| SDA             | Data I/O             |
| SCL             | Clock Input          |
| WP              | Write Protect        |
| V <sub>cc</sub> | Power Supply         |

## **Ordering Information**



## **Product Specifications**

### **Absolute Maximum Ratings**

| Ambient Storage Temperature                            | –65°C to +150°C | Ambient Operating Temperature    |                                                   |
|--------------------------------------------------------|-----------------|----------------------------------|---------------------------------------------------|
| All Input or Output Voltages<br>with Respect to Ground | 6.5V to -0.3V   | NM24C65<br>NM24C65E<br>NM24C65V  | 0°C to +70°C<br>-40°C to +85°C<br>-40°C to +125°C |
| Lead Temperature<br>(Soldering, 10 seconds)            | +300°C          | Positive Power Supply<br>NM24C65 | 4.5V to 5.5V                                      |
| ESD Rating                                             | 2000V min.      | NM24C65L<br>NM24C65LZ            | 2.7V to 4.5V<br>2.7V to 4.5V                      |

**Operating Conditions** 

## Standard $V_{CC}$ (4.5V to 5.5V) DC Electrical Characteristics

| Symbol Parameter |                             | Test Conditions                   | Limits                | Units        |                       |    |
|------------------|-----------------------------|-----------------------------------|-----------------------|--------------|-----------------------|----|
|                  |                             |                                   | Min                   | Typ (Note 1) | Max                   | 1  |
| I <sub>CCA</sub> | Active Power Supply Current | f <sub>SCL</sub> = 100 KHz        |                       | 0.2          | 1.0                   | mA |
| I <sub>SB</sub>  | Standby Current             | $V_{IN} = GND \text{ or } V_{CC}$ |                       | 10           | 50                    | μΑ |
| ILI              | Input Leakage Current       | $V_{IN} = GND \text{ to } V_{CC}$ |                       | 0.1          | 1                     | μΑ |
| I <sub>LO</sub>  | Output Leakage Current      | $V_{OUT}$ = GND to $V_{CC}$       |                       | 0.1          | 1                     | μΑ |
| V <sub>IL</sub>  | Input Low Voltage           |                                   | -0.3                  |              | V <sub>CC</sub> x 0.3 | V  |
| V <sub>IH</sub>  | Input High Voltage          |                                   | V <sub>CC</sub> x 0.7 |              | V <sub>CC</sub> + 0.5 | V  |
| V <sub>OL</sub>  | Output Low Voltage          | I <sub>OL</sub> = 3 mA            |                       |              | 0.4                   | V  |

## Low $V_{CC}$ (2.7V to 4.5V) DC Electrical Characteristics

| Symbol           | Parameter                   | Test Conditions                    | Limits                |              |                       | Units |
|------------------|-----------------------------|------------------------------------|-----------------------|--------------|-----------------------|-------|
| -                |                             |                                    | Min                   | Typ (Note 1) | Max                   |       |
| I <sub>CCA</sub> | Active Power Supply Current | f <sub>SCL</sub> = 100 kHz         |                       | 0.2          | 1.0                   | mA    |
| I <sub>SB</sub>  | Standby Current for L       | $V_{IN} = GND \text{ or } V_{CC}$  |                       | 1            | 10                    | μΑ    |
| (Note 1)         | Standby Current for LZ      | $V_{IN} = GND \text{ or } V_{CC}$  |                       | 0.1          | 1                     | μΑ    |
| ILI              | Input Leakage Current       | $V_{IN} = GND \text{ to } V_{CC}$  |                       | 0.1          | 1                     | μA    |
| I <sub>LO</sub>  | Output Leakage Current      | $V_{OUT} = GND \text{ to } V_{CC}$ |                       | 0.1          | 1                     | μA    |
| V <sub>IL</sub>  | Input Low Voltage           |                                    | -0.3                  |              | V <sub>CC</sub> x 0.3 | V     |
| V <sub>IH</sub>  | Input High Voltage          |                                    | V <sub>CC</sub> x 0.7 |              | V <sub>CC</sub> + 0.5 | V     |
| V <sub>OL</sub>  | Output Low Voltage          | I <sub>OL</sub> = 3 mA             |                       |              | 0.4                   | V     |

## **Capacitance** $T_A = +25^{\circ}C$ , f = 100/400 KHz, $V_{CC} = 5V$ (Note 2)

| Symbol           | Test                                | Conditions     | Max | Units |
|------------------|-------------------------------------|----------------|-----|-------|
| C <sub>I/O</sub> | Input/Output Capacitance (SDA)      | $V_{I/O} = 0V$ | 8   | pF    |
| C <sub>IN</sub>  | Input Capacitance (A0, A1, A2, SCL) | $V_{IN} = 0V$  | 6   | pF    |

Note 1: Typical values are for  $T_A$  = 25°C and nominal supply voltage (5V).

Note 2: This parameter is periodically sampled and not 100% tested.

## AC Conditions of Test

| Input Pulse Levels           | $V_{\rm CC}$ x 0.1 to $V_{\rm CC}$ x 0.9 |
|------------------------------|------------------------------------------|
| Input Rise and Fall Times    | 10 ns                                    |
| Input & Output Timing Levels | V <sub>CC</sub> x 0.5                    |
| Output Load                  | 1 TTL Gate and $C_L = 100 \text{ pF}$    |

## Read and Write Cycle Limits (Standard and Low $V_{\text{CC}}$ Range - 2.7V-5.5V)

| Symbol                      | Parameter                                                                                | 100 KHz |          | 400 KHz |          | Units |  |
|-----------------------------|------------------------------------------------------------------------------------------|---------|----------|---------|----------|-------|--|
|                             |                                                                                          | Min     | Max      | Min     | Max      | 1     |  |
| f <sub>SCL</sub>            | SCL Clock Frequency                                                                      |         | 100      |         | 400      | KHz   |  |
| Τι                          | Noise Suppression Time Constant at SCL, SDA Inputs (Minimum V <sub>IN</sub> Pulse width) |         | 100      |         | 50       | ns    |  |
| t <sub>AA</sub>             | SCL Low to SDA Data Out Valid                                                            | 0.3     | 3.5      | 0.1     | 0.9      | μs    |  |
| t <sub>BUF</sub>            | Time the Bus Must Be Free before<br>a New Transmission Can Start                         | 4.7     |          | 1.3     |          | μs    |  |
| t <sub>HD:STA</sub>         | Start Condition Hold Time                                                                | 4.0     |          | 0.6     |          | μs    |  |
| t <sub>LOW</sub>            | Clock Low Period                                                                         | 4.7     |          | 1.5     |          | μs    |  |
| t <sub>HIGH</sub>           | Clock High Period                                                                        | 4.0     |          | 0.6     |          | μs    |  |
| t <sub>SU:STA</sub>         | Start Condition Setup Time<br>(for a Repeated Start Condition)                           | 4.7     |          | 0.6     |          | μs    |  |
| t <sub>HD:DAT</sub>         | Data in Hold Time                                                                        | 0       |          | 0       |          | ns    |  |
| t <sub>SU:DAT</sub>         | Data in Setup Time                                                                       | 250     |          | 100     |          | ns    |  |
| t <sub>R</sub>              | SDA and SCL Rise Time                                                                    |         | 1        |         | 0.3      | μs    |  |
| t <sub>F</sub>              | SDA and SCL Fall Time                                                                    |         | 300      |         | 300      | ns    |  |
| t <sub>SU:STO</sub>         | Stop Condition Setup Time                                                                | 4.7     |          | 0.6     |          | μs    |  |
| t <sub>DH</sub>             | Data Out Hold Time                                                                       | 300     |          | 50      |          | ns    |  |
| t <sub>WR</sub><br>(Note 3) | Write Cycle Time - NM24C65<br>- NM24C65L, NM24C65LZ                                      |         | 10<br>15 |         | 10<br>15 | ms    |  |

Note 3: The write cycle time (t<sub>WR</sub>) is the time from a valid stop condition of a write sequence to the end of the internal erase/program cycle. During the write cycle, the NM24C65 bus interface circuits are disabled, SDA is allowed to remain high per the bus-level pull-up resistor, and the device does not respond to its slave address



#### **BACKGROUND INFORMATION (IIC Bus)**

As mentioned, the IIC bus allows synchronous bidirectional communication between Transmitter/Receiver using the SCL (clock) and SDA (Data I/O) lines. All communication must be started with a valid START condition, concluded with a STOP condition and acknowledged by the Receiver with an ACKNOWLEDGE condition.

In addition, since the IIC bus is designed to support other devices such as RAM, EPROM, etc., the device type identifier string, or slave address, must follow the START condition. For EEPROMs, the first 4-bits of the slave address is '1010'. This is then followed by the device selection bits A2, A1 and A0. The final bit in the slave address determines the type of operation performed (READ/WRITE). A "1" signifies a READ while a "0" signifies a WRITE. The slave address is then followed by two bytes that define the word address, which is then followed by the data byte.

The EEPROMs on the IIC bus may be configured in any manner required, providing the total memory addressed does not exceed 4M bits in the Extended IIC protocol. EEPROM memory addressing is controlled by hardware configuring the A2, A1, and A0 pins (Device Address pins) with pull-up or pull-down resistors. ALL UNUSED PINS MUST BE GROUNDED (tied to  $V_{SS}$ ).

Addressing an EEPROM memory location involves sending a command string with the following information:

[DEVICE TYPE]-[DEVICE ADDRESS]-[PAGE BLOCK ADDRESS]-[BYTE ADDRESS]

|             | Definitions                                                                                                   |
|-------------|---------------------------------------------------------------------------------------------------------------|
| Word        | 8 bits (byte) of data                                                                                         |
| Page        | 32 sequential addresses (one byte each) that<br>may be programmed during a "Page Write"<br>programming cycle. |
| Master      | Any IIC device CONTROLLING the transfer of data (such as a microcontroller).                                  |
| Slave       | Device being controlled (EEPROMS are always considered Slaves).                                               |
| Transmitter | Device currently SENDING data on the bus (may be either a Master or Slave).                                   |
| Receiver    | Device currently receiving data on the bus (Master or Slave).                                                 |

#### DS500042-3

### Pin Description SERIAL CLOCK (SCL)

The SCL input is used to clock all data into and out of the device.

#### SERIAL DATA (SDA)

SDA is a biderectional pin used to transfer data into and out of the device. It is an open drain output and may be wire-ORed with any number of open drain or open collector outputs.

## Device Address Inputs (A0, A1, A2)

Device address pins A0, A1, and A2 are connected to  $V_{CC}$  or  $V_{SS}$  to configure the EEPROM address for multiple device configuration. A total of eight different devices can be attached to the same SDA bus.

### Write Protection (WP)

If WP is tied to  $V_{\rm CC},$  program WRITE operations onto the upper half of the memory will not be executed. READ operations are always available.

If WP is tied to  $V_{\rm SS},$  normal memory operation is enabled, READ/ WRITE over the entire bit memory array.

This feature allows the user to assign the upper half of the memory as ROM which can be protected against accidental programming writes. When WRITE is disabled, slave address and word address will be acknowledged but data will not be acknowledged.

#### **Device Operation**

The NM24C65xxx supports a bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving devices as the receiver. The device controlling the transfer is the master and the device that is controlled is the slave. The master will always initiate data transfers and provide the clock for both transmit and receive operations. Therefore, the NM24C65xxx is considered a slave in all applications.

#### **CLOCK AND DATA CONVENTIONS**

Data states on the SDA line can change only during SCL LOW. SDA state changes during SCL HIGH and reserved for indicating start and stop conditions. *Refer to Figures 2 and 3.* 

#### **START CONDITION**

All commands are preceded by the start condition, which is a HIGH to LOW transition of SDA when SCL is HIGH. The NM24C65xxx continuously monitors the SDA and SCL lines for the start condition and will not respond to any command until this condition has been met.

#### **STOP CONDITION**

All communications are terminated by a stop condition, which is a LOW to HIGH transition of SDA when SCL is HIGH. The stop condition is also used by the NM24C65xxx to place the device in the standby power mode.

# Write Cycle Timing

#### ACKNOWLEDGE

Acknowledge is a software convention used to indicate successful data transfers. The transmitting device, either master or slave, will release the bus after transmitting eight bits. During the ninth clock cycle the receiver will pull the SDA line LOW to acknowledge that it received the eight bits of data. Refer to *Figure 4*.

The NM24C65xxx device will always respond with an acknowledge after recognition of a start condition and its slave address. If

#### Write Cycle Timing (Figure 1)

both the device and a WRITE operation have been selected, the NM24C65xxx will respond with an acknowledge after the receipt of each subsequent eight bit word.

In the READ mode the NM24C65xxx slave will transmit eight bits of data, release the SDA line and monitor the line for an acknowledge. If an acknowledge is detected and no stop condition is generated by the master, the slave will continue to transmit data. If an acknowledge is not detected, the slave will terminate further data transmissions and await the stop condition to return to the standby power mode.



#### **DEVICE ADDRESSING**

Following a start condition the master must output the address of the slave it is accessing. The most significant four bits of the slave address are those of the device type identifier. This is fixed as 1010 for all EEPROM devices.

The next three bits identifies the device address. Address from 000 to 111 are acceptable thus allowing up to eight devices to be connected to the IIC bus.

The last bit of the slave address defines whether a write or read condition is requested by the master. A "1" indicates that a READ operation is to be executed and a "0" initiates the WRITE mode.

A simple review: After the NM24C65xxx recognizes the start condition, the devices interfaced to the IIC bus waits for a slave address to be transmitted over the SDA line. If the transitted slave address matches an address of one of the devices, the designated slave pulls the line LOW with an acknowledge. signal and awaits further transmissions.

#### Write Operations

#### **BYTE WRITE**

For a WRITE operation, two additional address bytes, with 13 active bits, are required after the SLAVE acknowledge to address the full memory array. The first byte indicates the high-order byte of the word address. Only the five least signicant bits can be changed, the other bits are pre-assigned the value "0". Following the acknowledgement from the first word address, the next byte indicates the low-order byte of the word address. Upon receipt of the word address, the NM24C65xxx responds with another acknowledge and waits for the next eight bits of data, again, responding with an acknowledge. The master then terminates the transfer by generating a stop condition, at which time the

NM24C65xxx begins the internal write cycle to the nonvolatile memory. While the internal write cycle is in progress, the device's inputs are disabled and the device will not respond to any requests from the master. Refer to *Figure 5* for the address, acknowledge and data transfer sequence.

#### PAGE WRITE

The NM24C65xxx is capable of thirty-two byte page write operation. It is initiated in the same manner as the byte write operation; but instead of termination the write cycle after the first data word is transfered, the master can transmit up to thirty-one more words. After the receipt of each word, the device responds with an acknowledge.

After the receipt of each word, the internal address counter increments to the next address and the next SDA data is accepted. If the master should transmit more than thirty-two words prior to generating the stop condition, the address counter will "roll over" and the previous written data will be overwritten. As with the byte write operation, all inputs are disabled until completion of the internal write cycle. Refer to *Figure 6* for the address, acknowledge and data transfer sequence.

#### **Acknowledge Polling**

Once the stop condition is isssued to indicate the end of the host's write operation, the NM24C65xxx initiates the internal write cycle. ACK polling can be initiated immediately. This involves issuing the start condition followed by the slave address for a write operation. If the NM24C65xxx is still busy with the write operation, no ACK will be returned. If the device has completed the write operation, an ACK will be returned and the host can then proceed with the next read or write operation.

#### Byte Write (Figure 5)



DS500042-8

#### Write Protection

Programming of the upper half of memory will not take place if the WP pin is connected to  $V_{CC}$ . The device will accept slave and word addresses; but if the memory accessed is write protected by the WP pin, the NM24C65xxx will not generate an acknowledge after the first byte of data has been received, and thus the program cycle will not be started when the stop condition is asserted.

#### Low V<sub>CC</sub> Lockout

NM24C65xxx provides data security against inadvertent writes that could potentially happen during the time the device is being powered on, powered down and brown out conditions by monitoring the V<sub>CC</sub> voltage during a write cycle. Whenever a write cycle is started, the built-in circuitry starts to monitor the  $V_{CC}$  level throughout the duration of the write command sequence until the master issues the required STOP condition to start the actual internal write operation. If the sensed  $\rm V_{\rm CC}$  voltage is below 3.8V at any point during this monitoring period, the device prohibits the write operation and does not generate the ACK pulse. This low  $V_{CC}$  lockout feature is only available for standard 5V device.

## Read Operation

Read operations are initiated in the same manner as write operations, with the exception that the R/W bit of the slave address is set to "1". There are three basic read operations: current address read, random read and sequential read.

#### CURRENT ADDRESS READ

Internally the NM24C65xxx contains an address counter that maintains the address of the last word accessed, incremented by one. Therefore, if the last access (either a read or write) was to address n, the next read operation would access data from address n+1. Upon receipt of the slave address with R/W set to one, the NM24C65xxx issues an acknowledge and transmits the eight bit word. The master will not acknowledge acknowledge the transfer but does generate a stop condition, and therefore discontinues transmission. Refer to Figure 7 for the sequence of address, acknowledge and data transfer.

#### RANDOM READ

Random read operations allow the master to access any memory location in a random manner. Prior to issuing the slave address with the R/W bit set to "1", the master must first perform a "dummy" write operation. The master issues a start condition, slave address and then the word address it is to read. After the word address acknowledge, the master immediately reissues the start condition and the slave address with the R/W bit set to "1". This will be followed by an acknowledge from the NM24C65xxx and then by the eight bit word. The master will not acknowledge the transfer but does generate the stop condition, and therefore the NM24C65xxx discontinues transmission. Refer to Figure 8 for the address, acknowledge and data transfer sequence.

#### SEQUENTIAL READ

Sequential reads can be initiated as either a current address read or random access read. The first word is transmitted in the same manner as the other read modes; however, the master now responds with an acknowledge, indicating it requires additional data. The NM24C65xxx continues to output data for each acknowledge received. The read operation is terminated by the master not responding with an acknowledge or by generating a stop condition.

The data output is sequential, with the data from address n, followed by the data n+1. The address counter for read operations increments all word address bits, allowing the entire memory contents to be serially read during one operation. After the entire memory has been read, the counter "rolls over" and the NM24C65xxx continues to output data for each acknowledge received. Refer to Figure 9 for the address, acknowledge and data transfer sequence.

#### Page Write (Figure 6)









Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.