

# MOS FIELD EFFECT TRANSISTOR 2SK3114

# SWITCHING N-CHANNEL POWER MOS FET INDUSTRIAL USE

# Description

The 2SK3114 is N-Channel DMOS FET device that features a low gate charge and excellent switching characteristics, and designed for high voltage applications such as switching power supply, AC adapter.

# **Ordering Information**

| Part Number | Package         |  |  |
|-------------|-----------------|--|--|
| 2SK3114     | Isolated TO-220 |  |  |

#### Features

- Low gate charge : QG = 15 nC TYP. (VDD = 450 V, VGS = 10 V, ID = 4.0 A)
- Gate voltage rating : ±30 V
- Low On-state resistance :

 $R_{\text{DS(on)}}$  = 2.2  $\Omega$  MAX. (VGs = 10 V, ID = 2.0 A)

- Avalanche Capability Ratings
- Isolated TO-220 package

# Absolute Maximum Ratings (T<sub>A</sub> = 25 °C)

| Drain to source voltage (V $GS = 0$ V)           | VDSS            | 600         | V    |
|--------------------------------------------------|-----------------|-------------|------|
| Gate to source voltage ( $V_{DS} = 0 V$ )        | Vgss            | ±30         | V    |
| Drain current (DC) (Tc = 25 °C)                  | D(DC)           | ±4.0        | А    |
| Drain current (pulse) Note1                      | D(pulse)        | ±16         | А    |
| Total power dissipation (T <sub>A</sub> = 25 °C) | P <sub>T1</sub> | 2.0         | W    |
| Total power dissipation (Tc = 25 °C)             | P <sub>T2</sub> | 30          | W    |
| Channel temperature                              | Tch             | 150         | °C   |
| Storage temperature                              | Tstg            | -55 to +150 | °C   |
| Single avalanche current Note2                   | las             | 4.0         | А    |
| Single avalanche energy Note2                    | Eas             | 10.7        | mJ   |
| Diode recovery dv/dt Note3                       | dv/dt           | 3.5         | V/ns |

**Notes 1.** PW  $\leq$  10  $\mu$  s, Duty Cycle  $\leq$  1 %

- 2. Starting T\_ch = 25 °C, VDD = 150 V, RG = 25  $\Omega$ , VGS = 20 V  $\rightarrow$  0 V
- 3. IF  $\leq$  2.0 A, Vclamp = 600 V, di/dt  $\leq$  100 A / $\mu$  s, TA = 25 °C

The information in this document is subject to change without notice

# Electrical Characteristics (TA = 25 °C)

| Characteristics                     | Symbol          | MIN. | TYP. | MAX. | Unit | Test Conditions                                                                                   |  |
|-------------------------------------|-----------------|------|------|------|------|---------------------------------------------------------------------------------------------------|--|
| Drain leakage current               | IDSS            |      |      | 100  | μA   | Vds = 600 V, Vgs = 0 V                                                                            |  |
| Gate leakage current                | lgss            |      |      | ±10  | μA   | $VGS = \pm 30 V$ , $VDS = 0 V$                                                                    |  |
| Gate cutoff voltage                 | VGS(off)        | 2.5  |      | 3.5  | V    | Vds = 10 V, ld = 1 mA                                                                             |  |
| Forward transfer admittance         | y <sub>fs</sub> | 1.0  |      |      | S    | Vds = 10 V, Id = 2.0 A                                                                            |  |
| Drain to source on-state resistance | RDS(on)         |      | 1.6  | 2.2  | Ω    | Vgs = 10 V, Id = 2.0 A                                                                            |  |
| Input capacitance                   | Ciss            |      | 550  |      | pF   | $V_{DS} = 10 V$ , $V_{GS} = 0 V$ , $f = 1 MHz$                                                    |  |
| Output capacitance                  | Coss            |      | 115  |      | pF   |                                                                                                   |  |
| Reverse transfer capacitance        | Crss            |      | 13   |      | pF   | -                                                                                                 |  |
| Turn-on delay time                  | td(on)          |      | 12   |      | ns   | $V_{DD} = 150 \text{ V}, \text{ ID} = 2.0 \text{ A}, \text{ V}_{GS(on)} = 10 \text{ V},$          |  |
| Rise time                           | tr              |      | 6    |      | ns   | $R_G = 10 \Omega, R_L = 10 \Omega$                                                                |  |
| Turn-off delay time                 | td(off)         |      | 35   |      | ns   |                                                                                                   |  |
| Fall time                           | tr              |      | 12   |      | ns   |                                                                                                   |  |
| Total gate charge                   | QG              |      | 15   |      | nC   | V <sub>DD</sub> = 450 V, V <sub>GS</sub> = 10 V, I <sub>D</sub> = 4.0 A                           |  |
| Gate to source charge               | Q <sub>GS</sub> |      | 4    |      | nC   |                                                                                                   |  |
| Gate to drain charge                | Qgd             |      | 4.4  |      | nC   |                                                                                                   |  |
| Diode forward voltage               | VF(S-D)         |      | 0.9  |      | V    | IF = 4.0 A, VGS = 0 V                                                                             |  |
| Reverse recovery time               | trr             |      | 1.3  |      | μs   | $I_F = 4.0 \text{ A}, \text{ V}_{GS} = 0 \text{ V}, \text{ di/dt} = 50 \text{ A} / \mu \text{ s}$ |  |
| Reverse recovery charge             | Qrr             |      | 4.3  |      | μC   |                                                                                                   |  |

#### Test Circuit 1 Avalanche Capability





#### Test Circuit 3 Gate Charge







 $\begin{aligned} \tau &= 1 \ \mu s \\ \text{Duty Cycle} &\leq 1 \ \% \end{aligned}$ 



V<sub>GS(off)</sub> - Gate to Source Cutoff Voltage - V

2.0

1.0

0

-50

0

# Typical Characteristics (T<sub>A</sub> = 25 °C)





GATE TO SOURCE CUTOFF VOLTAGE vs. CHANNEL TEMPERATURE

50

 $T_{ch}$  - Channel Temperature -  $^{\circ}C$ 

FORWARD TRANSFER ADMITTANCE vs. DRAIN CURRENT



DRAIN TO SOURCE ON-STATE RESISTANCE vs. GATE TO SOURCE VOLTAGE

100

150



DRAIN TO SOURCE ON-STATE RESISTANCE vs. DRAIN CURRENT







SWITCHING CHARACTERISTICS









FORWARD BIAS SAFE OPERATING AREA



#### TRANSIENT THERMAL RESISTANCE vs. PULSE WIDTH





### Package Drawing (Unit : mm)



2.Drain

3.Source

**ф ф** 

1 2

3



#### **Equivalent Circuit**



Remark The diode connected between the gate and source of the transistor serves as a protector against ESD. When this device actually used, an additional protection circuit is externally required if a voltage exceeding the rated voltage may be applied to this device. [MEMO]

No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.

NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others.

While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features.

NEC devices are classified into the following three quality grades:

"Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application.

- Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
- Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
- Specific: Aircrafts, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.

The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.

Anti-radioactive design is not implemented in this product.