# **LCD Video Interface Controller II** (LVIC-II) #### Description The HD66841F LCD video interface controller (LVIC-II) converts standard RGB video signals for CRT display into LCD data. It enables a CRT display system to be replaced by an LCD system without any changes, and it also enables software originally intended for CRT display to control an LCD. Since the LVIC-II can control TFT-type LCDs in addition to current TN-type LCDs, it can support monochrome, 8-level gray-scale, and 8-color displays. Thanks to a gray-scale palette, any 8 levels can be selected from 13 gray-scale levels, depending on the LCD panel used. The LVIC-II also features a programmable screen size and can control a large-panel LCD of up to 720 × 512 dots. #### **Features** - Conversion of RGB video signals used for CRT display into LCD data: - Monochrome display data - 8-level gray-scale data - 8-color display data - · Selectable LVIC-II control method: - Pin programming method - Internal register programming method (either with MPU or ROM) - · Programmable screen size: - 640 or 720 dots (80 or 90 characters) wide by 200, 350, 400, 480, 512, or 540 dots (lines) high, using the pin programming method - 32 to 4048 dots (4 to 506 characters) wide by 4 to 1024 dots (lines) high, using the internal register programming method - · Double-height display capability - Generation of display timing signal (DISPTMG) from horizontal synchronization (HSYNC) and vertical synchronization (VSYNC) signals - Internal PLL circuit capable of generating a CRT display dot clock (DOTCLK) (external charge pump, low pass filter (LPF), and voltagecontrolled oscillator (VCO) required) - Control of both TN-type LCDs and TFT-type LCDs - Gray-scale level selection from gray-scale palette - Maximum operating frequency: 30MHz (DOTCLK) - LCD driver interface: 4-, 8-, or 12-bit (4 bits each for R, G, and B) parallel data transfer - Recommended LCD drivers: HD61104 (column), HD61105 (row), HD61106 and HD66107T (column/row) - Direct interface with buffer memory (no external decoder required) - 1.3-µm CMOS processing - Single power supply: +5V ± 10% - Package: 100-pin plastic QFP (FP-100A) #### Pin Arrangement ## Pin Description The LVIC-II's pins are listed in table 1 and their functions are described below. Table 1 Pin Description | Classification | Symbol | Pin Number | Pin Name | VO | Note(s) | |-------------------------|-------------------------------------|---------------|----------------------------------------|-----|---------------------------------------| | Power supply | V <sub>CC</sub> 1-V <sub>CC</sub> 3 | 96, 30, 76 | V <sub>CC</sub> 1 to V <sub>CC</sub> 3 | _ | | | | GND1-GND6 | 88, 9, 23, | Ground 1 to Ground 6 | | | | | | 37, 50, 65 | | | | | Video signal interface | R, G, B | 91, 92, 93 | Red, green, and blue serial data | ī | 1 | | interrace | HSYNC | 89 | Horizontal synchronization | ı | | | | VSYNC | 90 | Vertical synchronization | ı | · · · · · · · · · · · · · · · · · · · | | | DISPTMG | 95 | Display timing | ı | 2 | | | DOTCLK | 94 | Dot clock | - i | | | LCD interface | R0-R3 | 69-66 | LCD red data 0-3 | 0 | 3 | | | LU0-LU3 | 69–66 | LCD upper panel data 0-3 | 0 | 4 | | | G0-G3 | 64-61 | LCD green data 0–3 | 0 | 3, 5 | | | LD0-LD3 | 64–61 | LCD lower panel data 0-3 | 0 | 4, 5 | | | B0-B3 | 60-57 | LCD blue data 0-3 | 0 | 3, 6 | | | CL1 | 72 | LCD data line select clock | 0 | | | | CL2 | 73 | LCD data shift clock | 0 | | | | CL3 | 74 | Y-driver shift clock 1 | 0 | 7 | | | CL4 | 75 | Y-driver shift clock 2 | 0 | 7 | | | FLM | 71 | First line marker | 0 | | | | М | 70 | LCD driving signal alternation | 0 | | | | LDOTCK | 77 | LCD dot clock | 1 | | | Buffer memory interface | MCS0, MCS1 | 27, 28 | Memory chip select 0, 1 | 0 | 8 | | menace | MWE | 29 | Memory write enable | 0 | 8 | | | MA0-MA15 | 10-22, 24-26 | Memory address 0-15 | 0 | 8 | | | RD0-RD7 | 31–36, 38, 39 | Memory red data 0-7 | 1/0 | 8 | | | GD0-GD7 | 40-47 | Memory green data 0-7 | VO | 8, 9 | | | BD0-BD7 | 48, 49, 51–56 | Memory blue data 0-7 | Ю | 8, 9 | | Mode setting | PMOD0, PMOD1 | 78, 79 | Program mode 0, 1 | 1 | | | | DOTE | 80 | Dot clock edge change | 1 | | | | SPS | 81 | Synchronization polarity select | ı | | | | DM0-DM3 | 82-85 | Display mode 0–3 | 1 | - | | | MS0, MS1 | 98, 99 | Memory select 0, 1 | - | 10, 11 | | | XDOT | 1 | X-dot | ı | 10 | | | YL0-YL2 | 2-4 | Y-line 0-2 | i | 10, 12 | #### **HITACHI** Table 1 Pin Description(cont) | Classification | Symbol | Pin Number | Pin Name | VO | Note(s) | |----------------|-----------|------------|-----------------|------------|------------| | Mode setting | ADJ | 100 | Adjust | ı | 10 | | | F0-F3 | 5–8 | Fine adjust 0-3 | ı | 10 | | MPU interface | <u>cs</u> | 98 | Chip select | ı | 10, 11 | | | WR | 99 | Write | ı | 10, 11, 13 | | | RD | 1 | Read | ı | 10, 13 | | | RS | 100 | Register select | 1 | 10 | | | D0-D3 | 5–8 | Data 0-3 | <i>V</i> O | 10 | | | RES | 97 | Reset | 1 | 14 | | ROM interface | A0-A4 | 1–4, 100 | Address 0-4 | 0 | 10 | | | D0-D3 | 5–8 | Data 0-3 | 1 | 10 | | PLL interface | CD | 86 | Charge down | 0 | | | | CU | 87 | Charge up | 0 | | - Notes: 1. Fix G and B pins low if CRT display data is monochrome. - 2. Fix high or low if the display timing signal is generated internally. - 3. For 8-color display modes. - 4. For monochrome or 8-level gray-scale display modes. - 5. Leave disconnected in 4-bit/single-screen data transfer modes. - 6. Leave disconnected in monochrome or 8-level gray-scale display modes. - 7. Leave disconnected in TN-type LCD modes. - 8. Leave disconnected if no buffer memory is used. - 9. Pull up with a resistor of about 20 k $\Omega$ in monochrome display modes. The LVIC-II writes the OR of RGB signals into R-plane RAM, so no RAM is required for the G and B planes in these modes. (If G- or B-plane RAM is connected in monochrome display modes, the LVIC-II writes G or B signals into each RAM. However, this does not affect the display or the contents of R-plane RAM.) - 10. Multiplexed pins. - 11. Fix high or low when using the ROM programming method. - 12. Fix high or low when using the MPU programming method. - 13. Do not set pins WR and RD low simultaneously. - 14. A reset signal must be input after power-on. #### **Power Supply** $V_{CC}1-V_{CC}3$ : Must be connected to a +5V power supply. GND1-GND6: Must be grounded. #### **CRT Display Interface** R, G, B: Input R, G, and B signals for CRT display. **HSYNC:** Inputs the CRT horizontal synchronization signal. VSYNC: Inputs the CRT vertical synchronization signal. DISPTMG: Inputs the display timing signal which indicates the horizontal or vertical display period. **DOTCLK:** Inputs dot clock pulses used for CRT display. #### LCD Interface 656 R0-R3: Output LCD R data LU0-LU3: Output LCD upper panel data. G0-G3: Output LCD G data. LD0-LD3: Output LCD lower panel data. B0-B3: Output LCD B data. CL1: Outputs line select clock pulses for LCD data. CL2: Outputs shift clock pulses for LCD data. CL3: Outputs line select and shift clock pulses for LCD data if Y-drivers are positioned on one side of the LCD screen. Refer to the LCD System Configuration section for details. CL4: Outputs line select and shift clock pulses for LCD data if Y-drivers are positioned on both sides of the LCD screen. Refer to the LCD System Configuration section for details. FLM: Outputs a first line marker for Y-drivers. M: Outputs an alternation signal for converting LCD driving signals to AC. LDOTCK: Inputs LCD dot clock pulses. #### **Buffer Memory Interface** MCS0, MCS1: Output buffer memory chip select signals. MWE: Outputs the buffer memory write enable signal. MA0-MA15: Output buffer memory addresses. **RD0-RD7:** Transfer data between R-data buffer memory and the LVIC-II. GD0-GD7: Transfer data between G-data buffer memory and the LVIC-II. **BD0-BD7:** Transfer data between B-data buffer memory and the LVIC-II. #### **Mode Setting** PMOD0, PMOD1: Select the programming method for the LVIC-II (table 2). DOTE: Switches data latch timing. The LVIC-II latches RGB signals at the falling edge of DOTCLK pulses if the DOTE pin is set high, or at the rising edge if it is set low. SPS: Selects the polarity of the VSYNC signal. (The HSYNC signal's polarity is fixed.) The VSYNC signal is active-high if SPS is set high, or active-low if it is set low. DM0-DM3: Select the display mode (table 8). MS0-MS1: Select the buffer memory type (table 3). XDOT: Specifies the number of characters displayed on the LCD screen in the horizontal direction (called the horizontal displayed characters). The number is 90 (720 dots) if XDOT is set high, or 80 (640 dots) if it is set low. #### **HITACHI** YL0-YL2: Specify the number of lines displayed on the LCD screen in the vertical direction (called the vertical displayed lines) (table 4). ADJ: Determines whether the F0-F3 pins adjust the display timing signal or the number of vertical displayed lines. They pins adjust the display timing signal if ADJ is set high, or the number of vertical displayed lines if it is set low. F0-F3: Adjust the number of vertical displayed lines (table 5) or the display timing signal. Refer to the Display Timing Signal Fine Adjustment section for details. #### **MPU Interface** CS: An MPU inputs the CS signal through this pin to select the LVIC. An MPU can access the LVIC-II while this signal is low. WR: An MPU inputs the WR signal through this pin to write data into the LVIC-II's internal registers. An MPU can write data while this signal is low. $\overline{\text{RD}}$ : An MPU inputs the $\overline{\text{RD}}$ signal through this pin to read data from the LVIC-II's internal registers. An MPU can read data while this signal is low. RS: An MPU inputs the RS signal through this pin to select the LVIC's internal registers. An MPU can access data registers (R0-R15) while this signal is high and the $\overline{CS}$ signal is low, and can select the address register (AR) while both this signal and the $\overline{CS}$ signal are low. D0-D3: Transfer LVIC-II internal register data between an MPU and the LVIC-II. RES: Externally resets the LVIC-II. #### **ROM Interface** A0-A4: Output external ROM addresses. D0-D3: Input external ROM data to the LVIC-II's internal registers. #### PLL Circuit Interface CD: Outputs charge-down signals to an external charge pump. CU: Outputs charge-up signals to an external charge pump. ## 5 658 Table 2 Programming Method Selection PMOD1 PMOD0 Programming Method | 0 | 0 | Pin programming | | |---|---|-------------------|-----| | 0 | 1 | Internal register | MPU | | 1 | 0 | programming | ROM | | 1 | 1 | Inhibited (Note) | | Note: This combination is for test mode: it disables display. **Table 3 Memory Type Selection** | MS1 | MS0 | Memory Type | |-----|-----|------------------| | 0 | 0 | No memory | | 0 | 1 | 8-kbytes memory | | 1 | 0 | 32-kbytes memory | | 1 | 1 | 64-kbytes memory | | - | | | Table 4 Number of Vertical Displayed Lines | YL2 | YL1 | YLO | Number of Vertical<br>Displayed Lines | |-----|-----|-----|---------------------------------------| | 0 | 0 | 0 | 200 | | 0 | 0 | 1 | 350 | | Ō | 1 | 0 | 400 | | 0 | 1 | 1 | 480 | | 1 | 0 | 0 | 512 | | 1 | 0 | 1 | 540 | | 1 | 1 | 0 | Inhibited (Note) | | 1 | 1 | 1 | | Note: 480 lines are displayed, but they are practically indistinguishable. Table 5 Fine Adjustment of Vertical Displayed Lines | F3 | F2 | F1 | FO | Number of Adjusted Lines | |----|----|----|----|--------------------------| | 0 | 0 | 0 | 0 | ±0 | | 0 | 0 | 0 | 1 | +1 | | 0 | 0 | 1 | 0 | +2 | | : | : | : | : | : | | 1 | 1 | 1 | 0 | +14 | | 1 | 1 | 1 | 1 | +15 | ## **Block Diagram** HITACHI ## Registers The LVIC-II's registers are listed in table 6 and the bit assignments within the registers are shown in figure 1. Table 6 Register List | | | Reg. Address | | Reg. | | Program | Specified | Read/ | | | | | |----|----|-----------------|---|------|---|---------|-----------|-------------------------------------------------------------------------------------------|------------------|------------------|-----|---------| | CS | RS | PS <sup>1</sup> | 3 | 2 | 1 | 0 | No. | Register Name | Unit | Value Symbol | | Note(s) | | 1 | _ | | _ | | | _ | | _ | _ | _ | _ | | | 0 | 0 | | | | _ | | AR | Address register | | | W | 3 | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | R0 | Control register 1 | _ | _ | R/W | | | 0 | 1 | 0 | 0 | 0 | 0 | 1 | R1 | Control register 2 | | _ | R/W | | | 0 | 1 | 0 | 0 | 0 | 1 | 0 | R2 | Vertical displayed lines register (middle-order) | Lines | Nvd | R/W | 4 | | 0 | 1 | 0 | 0 | 0 | 1 | 1 | R3 | Vertical displayed lines register (low-order) | Lines | Nvd | R/W | 4 | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | R4 | Vertical displayed lines<br>register (high-order)/<br>CL3 period register<br>(high-order) | Lines/<br>Chars. | Nvd/<br>Npc | R/W | 4, 5, 6 | | 0 | 1 | 0 | 0 | 1 | 0 | 1 | R5 | CL3 period register<br>(low-order) | Chars. | Npc | R/W | 4, 5, 6 | | 0 | 1 | 0 | 0 | 1 | 1 | 0 | R6 | Horizontal displayed characters register (high-order) | Chars. | Nhd | R/W | 6 | | 0 | 1 | 0 | 0 | 1 | 1 | 1 | R7 | Horizontal displayed characters register (low-order) | Chars. | Nhd | R/W | 6 | | 0 | 1 | 0 | 1 | 0 | 0 | 0 | R8 | CL3 pulse width register | Chars. | Npw | R/W | 6 | | 0 | 1 | 0 | 1 | 0 | 0 | 1 | R9 | Fine adjust register | Dots | Nda | R/W | 7 | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | R10 | PLL frequency-division ratio register (high-order) | _ | N <sub>PLL</sub> | R/W | 8 | | 0 | 1 | 0 | 1 | 0 | 1 | 1 | R11 | PLL frequency-division ratio register (low-order) | _ | N <sub>PLL</sub> | R/W | 8 | | 0 | 1 | 0 | 1 | 1 | 0 | 0 | R12 | Vertical backporch register (high-order) | Lines | Nevbp | R/W | 4, 9 | | 0 | 1 | 0 | 1 | 1 | 0 | 1 | R13 | Vertical backporch register (low-order) | Lines | Nevbp | R/W | 4, 9 | | 0 | 1 | 0 | 1 | 1 | 1 | 0 | R14 | Horizontal backporch register (high-order) | Dots | Nchbp | R/W | 4, 9 | | 0 | 1 | 0 | 1 | 1 | 1 | 1 | R15 | Horizontal backporch register (low-order) | Dots | Nchbp | R/W | 4, 9 | #### HITACHI | | | | Re | Reg. Address Reg. | | Reg. Address Reg. | | Program | Specified | Read/ | | | |----|----|-----|----|-------------------|---|-------------------|-----|--------------------------|-----------|--------------|--------------------|---------| | CS | RS | PS1 | 3 | 2 | 1 | 0 | No. | Register Name | Unit | Value Symbol | Write <sup>2</sup> | Note(s) | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | P1 | Black palette register | _ | | R/W | | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | P2 | Blue palette register | _ | _ | R/W | | | 0 | 1 | 1 | 0 | 0 | 1 | 1 | P3 | Red palette register | | | R/W | | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | P4 | Magenta palette register | _ | _ | R/W | | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | P5 | Green palette register | _ | | R/W | | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | P6 | Cyan palette register | _ | _ | R/W | | | 0 | 1 | 1 | 0 | 1 | 1 | 1 | P7 | Yellow palette register | _ | _ | R/W | | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | P8 | White palette register | _ | _ | R/W | | | 0 | 1 | 1 | 1 | 0 | 0 | 1 | | Reserved | | | | | | : | : | : | : | : | : | : | | : | | | | | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | Reserved | - | | | | - Notes: 1. Corresponds to bit 2 of control register 1 (R0) - 2. W indicates that the register can only be written to; R/W indicates that the register can both be read from and written to. - 3. Attempting to read data from this register when RS = 0 drives the bus to high-impedance state; output data becomes undefined. - 4. Write (the specified value 1) into this register. - 5. Valid only in 8-color display modes with horizontal stripes. - 6. One character consists of eight horizontal dots. - 7. Valid only if the display timing signal is supplied externally. - 8. Valid only if the dot clock signal is generated internally. - 9. Valid only if the display timing signal is generated internally. | | | | Re | g. Ad | dre | <b>S</b> \$ | Reg. | | Data | Bits | | |----|----|-----|----------|-------|-----|-------------|------|-----|------|------|-----| | टड | RS | PS1 | 3 | 2 | 1 | 0 | No. | 3 | 2 | 1 | 0 | | 1 | _ | - | _ | _ | _ | _ | | | | _ 2 | | | 0 | 0 | _ | <u> </u> | | - | | AR | | | | | | 0 | 1 | | 0 | 0 | 0 | 0 | R0 | DIZ | PS | DSP | DCK | | 0 | 1 | 0 | 0 | 0 | 0 | 1 | R1 | МС | DON | MS1 | MSO | | 0 | 1 | 0 | 0 | 0 | 1 | 0 | R2 | | | | | | 0 | 1 | 0 | 0 | 0 | 1 | 1 | R3 | | | | | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | R4 | | | | | | 0 | 1 | 0 | 0 | 1 | 0 | 1 | R5 | | | | | | 0 | 1 | 0 | 0 | 1 | 1 | 0 | R63 | | | | | | 0 | 1 | 0 | 0 | 1 | 1 | 1 | R7 | | | | | | 0 | 1 | 0 | 1 | 0 | 0 | 0 | R8 | | | | | | 0 | 1 | 0 | 1 | 0 | 0 | 1 | R9 | | | | | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | R10 | | | | | | 0 | 1 | 0 | 1 | 0 | 1 | 1 | R11 | | | | | | 0 | 1 | 0 | 1 | 1 | 0 | 0 | R12 | | | | | | 0 | 1 | 0 | 1 | 1 | 0 | 1 | R13 | | | | | | 0 | 1 | 0 | 1 | 1 | 1_ | 0 | R14 | | | | | | 0 | 1 | 0 | 1 | 1 | 1 | 1 | R15 | | | | | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | P14 | 0 | 0 | 0 | 0 | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | P24 | 0 | 0 | 1 | 0 | | 0 | 1 | 1 | 0 | 0 | 1 | 1 | P34 | 0 | 1 | 0 | 1 | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | P44 | 0 | 1 | 1 | 0 | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | P54 | 0 | 1 | 1 | 1 | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | P64 | 1 | 0 | 0 | 0 | | 0 | 1 | 1 | 0 | 1 | 1 | 1 | P74 | 1 | 0 | 1 | 0 | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | P84 | 1 . | 0 | 0 | 0 | | 0 | 1 | 1 | 1 | 0 | 0 | 1 | | | | _ 5 | | | ì | : | : | | : | | | | | | | | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | _ | | | | | - ← Address register - ← Control register 1 - ← Control register 2 - ← Vertical displayed lines register - ← CL3 period register - Horizontal displayed characters register - ← CL3 pulse width register - ← Fine adjust register - ← PLL frequency-division ratio register - ← Vertical backporch register - ← Horizontal backporch register - ← Black palette register - ← Blue palette register - ← Red palette register - ← Magenta palette register - ← Green palette register - ← Cyan palette register - ← Yellow palette register - ← White palette register - ← Reserved registers Notes: 1. Corresponds to bit 2 of control register 1 (R0). - 2. Invalid bits. Attempting to read data from these bits returns undefined data. - 3. The most significant bit is invalid in dual-screen configuration modes. - 4. Bit values shown are default values at reset. - Reserved bits. Any attempt to write data into the register is invalid, although it has no affect on LSI operations. Any attempt to read data from the register returns undefined data. Figure 1 Register Bit Assignment #### **System Description** Figure 2 is a block diagram of a system in which the LVIC-II is used outside a personal computer. The LVIC-II converts the RGB serial data sent from the personal computer into parallel data and temporarily writes it to the buffer memory. It then reads out the data in order and outputs it to LCD drivers to drive the LCD. In this case, the CRT display dot clock (DOTCLK), which is a latch clock for serial data, is generated by the PLL cricuit from the horizontal synchronization signal (HSYNC). The DOTCLK signal frequency is specified by the PLL frequency-division ratio register (R10, R11). The system can be configured without a VCO and LPF if the DOTCLK signal is supplied externally, and it can be configured without an MPU if the LVIC-II is controlled by the pin programming method. Figure 2 System Block Diagram (with MPU programming method and DOTCLK generated internally) 664 #### **Functional Description** #### **Programming Method** One of two methods of controlling LVIC-II functions can be selected by setting pins PMODO and PMOD1. Control by pins is called the pin programming method and control by internal registers is called the internal register programming method. The internal register programming method can be further divided into the MPU programming method; an MPU is used to write data into internal registers in the MPU programming method and ROM is used to write data into internal registers in the ROM programming method. Pin Programming Method: The LVIC-II's modesetting pins control functions. Internal Register Programming Method: An MPU or ROM is used to write data into the LVIC-II's internal registers to control functions. Figure 3 shows the connection of either an MPU or ROM to the LVIC-II. Although figure 3 (1) shows an example of the use of a 4-bit microprocessor, the LVIC-II can also be connected directly to the host MPU bus since the LVIC-II MPU bus is compatible with the 4-MHz bus of 80-series microcomputers. Figure 3 Connection of MPU or ROM to LVIC-II #### Screen Size Screen size can be programmed either by pins or internal registers. In the pin programming method, either 640 dots or 720 dots (80 characters or 90 characters) can be selected with the XDOT pin as the number of horizontal displayed characters, and either 200, 350, 400, 480, 512, or 540 lines can be selected with the YL2-YL0 pins as the number of vertical displayed lines. The number of vertical displayed lines can be adjusted by from +0 to +15 lines with the ADJ and F3-F0 pins. In the internal register programming method, any even number of characters from 4 to 506 (from 32 to 4048 dots) can be selected with the horizontal displayed characters register (R6, R7), and any even number of lines from 4 to 1028 can be selected with the vertical displayed lines register (R2, R3, and the high-order two bits of R4). However, note that an odd number of lines can also be selected if the screen configuration is single-screen and Y-drivers (scan drivers) are positioned on one side of the LCD screen. The relationship between the LCD screen and the pins and internal registers controlling screen size is shown in figure 4. Figure 4 Relationship between LCD Screen and Pins and Internal Registers #### **Memory Selection** 8-, 32-, or 64-kbytes SRAMs can be selected as buffer memory for the LVIC-II. Since the LVIC-II has a chip select circuit for memory, no external decoder is required. The memory type can be selected with the MS1 and MS0 pins or the MS1 and MS0 bits of control register 2 (R1). Memory types and corresponding pin address assignments are listed in table 7. The memory capacity required depends on screen size and can be obtained from the following equation: Memory capacity (bytes) = $Nhd \times Nvd$ Nhd: Number of horizontal displayed characters (where one character consists of 8 horizontal dots) For example, a screen of $640 \times 200$ dots requires a 16-kbytes memory capacity since 80 characters $\times$ 200 lines is 16 kbytes. Consequently, each plane requires two HM6264s (8-kbytes memories) in 8-level gray-scale display modes. The $\overline{\text{MCS0}}$ pin must be connected to the $\overline{\text{CS}}$ pin of one of the memory chips in each plane, and the $\overline{\text{MCS1}}$ pin must be connected to the $\overline{\text{CS}}$ pin of the remaining memory chip in each plane (figure 5 (a)). A screen of $640 \times 400$ dots requires a 32-kbytes (256-kbit) memory capacity, so each plane requires an HM62256, which is a 32-kbytes memory. In this case, the $\overline{MCS0}$ pin must be connected to the $\overline{CS}$ pin of each memory chip. (figure 5 (b)). Nvd: Number of vertical displayed lines 666 Table 7 Memories and Pin Address Assignments | Pins or Bits | | | | | Address | |--------------|-----|------------------|--------------|------------------|-----------------| | MS1 | MSO | Memory | Address Pins | Chip Select Pins | Assignment | | 0 | 0 | No memory (Note) | _ | <del></del> | _ | | 0 | 1 | 8-kbyte | MA0-MA12 | MCS0 | \$0000-\$1FFF | | | | | | MCS1 | \$2000-\$3FFF | | | | | | MA13 | \$4000-\$5FFF | | | | | | MA14 | \$6000-\$7FFF | | | | | | MA15 | \$8000-\$9FFF | | 1 | 0 | 32-kbyte | MA0-MA14 | MCS0 | \$00000-\$07FFF | | | | | | MCS1 | \$08000-\$0FFFF | | | | | | MA15 | \$10000-\$17FFF | | 1 | 1 | 64-kbyte | MA0-MA15 | MCS0 | \$00000-\$0FFFF | | | | | | MCS1 | \$10000-\$1FFFF | Note: There are some limitations if no memory is used. Refer to the User Notes section for details, Figure 5 Screen Size and Memory Configuration #### **Display Modes** The LVIC-II supports 16 display modes, depending on the states of the DM3-DM0 pins. The display mode controls display color, type of LCD data output, positions of LCD drivers for the LCD screen, arrangement of color data (type of stripes), and method of M signal output (type of alternation signal). Display modes are listed in table 8. Table 8 Display Mode List | Mode | | | | | | Screen | LCD Drive | er Positions | | | | |-----------------|-----|-----|-----|-----|-----------------|----------------------------------|-----------|-----------------------|-----------------------|------------|-------------| | No. | DM3 | DM2 | DM1 | DMO | Color | Туре | Config. | X-driver <sup>2</sup> | Y-Driver <sup>3</sup> | Stripe4 | Alternation | | 1 | 0 | 0 | 0 | 0 | Mono-<br>chrome | 4-bit | Dual | One side | One side | _ | Every frame | | 2 | 0 | 0 | 0 | 1 | allone | , | Single | | | | | | 31 | 0 | 0 | 1 | 0 | | | | | Both sides | - | | | 4 | 0 | 0 | 1 | 1 | | 8-bit | | | One side | - | | | 5 <sup>1</sup> | 0 | 1 | 0 | 0 | | | | | Both sides | • | | | 6 | 0 | 1 | 0 | 1 | 8-level | 4-bit | Dual | • | One side | • | | | 7 | 0 | 1 | 1 | 0 | gray scale | | Single | | | | | | 8 | 0 | 1 | 1 | 1 | | 8-bit | | | | | | | 91 | 1 | 0 | 0 | 0 | 8-color | 12-bit | Single | One side | Onse side | Vertical | Every line | | 101 | 1 | 0 | 0 | 1 | | (4 bits each<br>for R, G, and B) | | Both sides | - | | | | 111 | 1 | 0 | 1 | 0 | | | | Both sides | One side | • | | | 121 | 1 | 0 | 1 | 1 | | | | | Both sides | | _ | | 131 | 1 | 1 | 0 | 0 | | | | One side | One side | Horizontal | _ | | 141 | 1 | 1 | 0 | 1 | | | | • | Both sides | _ | | | 15 <sup>1</sup> | 1 | 1 | 1 | 0 | | * | | Both sides | One side | | | | 16 | 1 | 1 | 1 | 1 | | | Dual | One side | | Vertical | Every frame | 668 - Notes: 1. For TFT-type LCDs. - 2. Data output driver. - 3. Scan driver. - 4. Refer to the 8-color Display section. #### **Display Color** The LVIC-II converts the RGB color data normally used for CRT display into monochrome, 8-level gray-scale, or 8-color display data. Monochrome Display (Modes 1 to 5): The LVIC-II displays two colors: black (display on) and white (display off). As shown in table 9, the CRT display RGB data is ORed to determine display on/off. 8-Level Gray Scale Display (Modes 6 to 8): The LVIC-II thins out data on certain lines or dots to provide an 8-level gray-scale display based on CRT display color (luminosity). The relationship between CRT display color (luminosity) and LCD gray scale (contrast) is shown in table 10. This relationship corresponds to the default values in palette registers; the correspondence between color and gray scale can be changed by writing data into palette registers. 8-Color Display (Modes 9 to 16): The LVIC-II displays 8 colors through red (R), green (G), and blue (B) filters placed on liquid-crystal cells. The eight colors are the same as those provided by a CRT display. As shown in figure 6, 8-color display has two stripe modes: horizontal stripe mode in which the LVIC-II arranges RGB data horizontally for horizontal filters and vertical stripe mode in which it arranges RGB data vertically for vertical filters. Three cells express one dot in both modes. Table 9 Monochrome Display | CR | CRT Display Data | | | LCD | | |----|------------------|---|-------------------|--------|-------| | R | G | В | CRT Display Color | On/Off | Color | | 1 | 1 | 1 | White | On | Black | | 1 | 1 | 0 | Yellow | On | Black | | 0 | 1 | 1 | Cyan | On | Black | | 0 | 1 | 0 | Green | On | Black | | 1 | 0 | 1 | Magenta | On | Black | | 1 | 0 | 0 | Red | On | Black | | 0 | 0 | 1 | Blue | On | Black | | 0 | 0 | 0 | Black | Off | White | Table 10 8-Level Gray-Scale Display | CRT Display Data | | CRT | | LCD | | | | |------------------|---|-----|---------|------------|------------|-------------|------| | R | G | В | Color | Luminosity | Gray Scale | Contrast | | | 1 | 1 | 1 | White | High | Black | Strong | | | 1 | 1 | 0 | Yellow | _ 🛊 | <b>A</b> | <b>A</b> | | | 0 | 1 | 1 | Cyan | _ | | | | | 0 | 1 | 0 | Green | _ | | | | | 1 | 0 | 1 | Magenta | _ | | | | | 1 | 0 | 0 | Red | - | | | 28 c | | 0 | 0 | 1 | Blue | - ₩ | \ \ | <b>\psi</b> | | | 0 | 0 | 0 | Black | Low | White | Weak | | #### HITACHI Figure 6 Stripe Modes in 8-Color Display ## 5 671 #### **LCD System Configuration** The LVIC-II supports the following LCD system configurations: - · Types of LCD data output: - Data transfer: 4-bit, 8-bit, or 12-bit (4 bits each for R, G, and B) - Screen configuration: Single or dual - · LCD driver positions around LCD screen: - X-drivers: On one side or on both sides - Y-drivers: On one side or on both sides System configurations for different modes are shown in figure 7, and configurations of X- and Y-drivers positioned on both sides of an LCD screen are shown in figure 8. System configuration for mode 1 and mode 6 (4-bit data transfer, dual screen, X-driver and Y-driver each on one side) Note System configureation for modes, 2, 4, 7, 8, 9, and 13 (4-, 8-, or 12-bit data transfer, single screen, X-driver and Y-driver each on one side) System configureaton fo rmodes 3, 5, 10, and 14 (4-, 8-, or 12-bit data transfer, single screen, X-driver on one side and Y-driver on both sides) System configureation for mode 11 and mode 15 (12-bit data transfer, single screen, X-edriver on both sides and Y-driver on one side) Note: Since the LCD upper panel and lower panel are each regarded as one screen, the X-drivers are considered to be positioned on one side, not on both sides. Figure 7 System Configurations by Mode #### HITACHI Figure 7 System Configurations by Mode (cont) Figure 8 X- and Y-Drivers Set on Both Sides #### HITACHI #### **LDOTCK Frequency Calculation** The frequency $f_L$ of the LCD dot clock (LDOTCK) can be obtained from the following equation: $$f_L = (Nhd + 6) \times 8 \times Nvd \times f_F$$ Nhd: Number of horizontal displayed characters on LCD = (number of horizontal displayed dots on LCD) × 1/8 $\begin{array}{ll} Nvd: & Number of \ vertical \ displayed \ lines \ on \ LCD \\ f_F: & Frame \ frequency \ (FLM \ frequency) \end{array}$ In this case, $f_L$ must satisfy the following relationships, where $f_D$ is the frequency of the dot clock for CRT display (DOTCLK): $$f_L < f_D \times 15/16 \text{ or }$$ $f_L = f_D$ (the phase of LDOTCK must be opposite to that of DOTCLK in this case) #### **Display Timing Signal Generation** CRT display data is divided into display period data and retrace period data, so the LVIC-II needs a signal indicating whether the CRT display data that has just been transferred is display period data or not. This signal is called the display timing signal. The LVIC-II can generate the display timing signal from the HSYNC and VSYNC signals. The relationships between HSYNC, VSYNC, the display timing signal (DISPTMG), and display data are shown in figure 9. Y lines and X dots in the figure are specified by the vertical backporch register (R12, R13) and the horizontal backporch register (R14, R15), respectively. Figure 9 Relationships between HSYNC, VSYNC, DISPTMG, and Display Data #### **Dot Clock Generation** The dot clock, which is a data latch clock, is not a standard video signal, so it is not usually output from the CRT display plug. Therefore, the LVIC-II must generate it. The LVIC-II has a programmable counter and a phase comparator which are parts of a phase-locked loop (PLL) circuit, and it can generate the dot clock from the HSYNC signal if a charge pump, a low-pass filter (LPF), and a voltage-controlled oscillator (VCO) are externally attached. A block diagram of the PLL circuit is shown in figure 10. A PLL circuit is a feedback controller that generates a clock whose frequency and phase are the same as those of a basic clock. The basic clock is the HSYNC signal in this case. At power-on, the VCO outputs to the programmable counter a signal whose frequency is determined by the voltage at that time. The counter divides the frequency of the signal according to the value in the PLL frequency-division ratio register (R10, R11), and outputs it to the phase comparator. This is the frequency-divided clock. The comparator compares the edges of the clock pulses and the HSYNC signal pulses and outputs the $\overline{\text{CU}}$ or $\overline{\text{CD}}$ signal to the charge pump and LPF according to the result. The comparator outputs the $\overline{\text{CU}}$ signal if the frequency of the clock is lower than that of the HSYNC signal or if the phase of the clock is behind that of the HSYNC signal; otherwise it outputs the $\overline{\text{CD}}$ signal. The charge pump and LPF apply a voltage to the VCO according to the $\overline{\text{CU}}$ or $\overline{\text{CD}}$ signal. This operation is repeated until the phase and frequency of the frequency-divided clock match those of the HSYNC signal, making it a stable dot clock. Figure 10 PLL Circuit Block Diagram #### **HITACHI** 675 #### **Gray-Scale Palette** The HD66841F thins out LCD data on certain dots or lines of an LCD panel every frame, changing integral voltages applied to liquid-crystal cells, to generate intermediate levels of luminosities. Consequently, the difference in depth between adjacent gray-scale shades may not be uniform in some cases since voltage-transmittance characteristics vary with different panels. To allow for this, the HD66841F is designed to generate 13 gray-scale levels and provide palette registers that assign desired levels to certain of the eight CRT display colors. The relationships between gray scales and corresponding effective applied voltages are shown in figure 11 (a). Each gray scale is displayed according to the characteristics of its effective applied voltage and the optical transmittance of the panel (figure 11 (b)). Using the palette registers to select any 8 out of 13 levels of applied voltages enables an optimal gray-scale display conforming to the characteristics of the LCD panel. The palette registers can also be used to provide 4-level gray-scale display and reverse display. Table 11 Default Values of Palette Registers | Register | CRI | Displa | y Data | | | | | | |----------|-----|--------|--------|-----------------|---------------|---|---|---| | No. | R | G | В | Register Name | Default Value | | | | | P1 | 0 | 0 | 0 | Black palette | 0 | 0 | 0 | 0 | | P2 | 0 | 0 | 1 | Blue palette | 0 | 0 | 1 | 0 | | P3 | 1 | 0 | 0 | Red palette | 0 | 1 | 0 | 1 | | P4 | 1 | 0 | 1 | Magenta palette | 0 | 1 | 1 | 0 | | P5 | 0 | 1 | 0 | Green palette | 0 | 1 | 1 | 1 | | P6 | 0 | 1 | 1 | Cyan palette | 1 | 0 | 0 | 0 | | P7 | 1 | 1 | 0 | Yellow palette | 1 | 0 | 1 | 0 | | P8 | 1 | 1 | 1 | White palette | 1 | 1 | 0 | 0 | Figure 11 Relationships between Gray Scale, Transmittance, and Effective Applied Voltage HITACHI #### Pin Programming Method The palette registers cannot be used in the pin programming method. #### **MPU Programming Method** To change the contents of palette registers in the MPU programming method, set bit 2 (the PS bit) of control register 1 (R0), to 1. Since data registers (R1-R15) cannot be accessed while this bit is 1, set in to 0 before accessing the data registers again. However, note that control register 1 (R0) can be accessed regardless of the setting of the PS bit if \$0 is set in the address register (AR). #### **ROM Programming Method** In the ROM programming method, the HD66841F accesses ROM sequentially from address \$0000 to \$001F. In this case, write 0 to bit 2 of address \$0000 (PS bit) before writing data register values to addresses \$0001-\$000F, and write 1 to bit 2 of address \$0010 (PS bit) before writing palette register values to addresses \$0011-\$0018. #### **DIZ Function** The HD66841F thins out data on certain lines or dots every frame to enable gray-scale display. If a checker-board pattern consisting of alternately arranged gray scales of different levels (figure 12) is displayed by a simple dot-basis gray-scale display control method, the display might sometimes seem to "flow" horizontally, depending on the gray-scale and LCD panel characteristics. The HD66841F automatically checks for such a checker-board section and changes the gray-scale display control method of dot-based data thinning to that of frame-based data thinning, to reduce display flow. Setting bit 3 (DIZ) of control register 1 (R0) to 1 enables this function. In frame-based data thinning, however, flickering might appear with some LCD panels; in that case, select the control method that generates the better display. Figure 12 Checker-Board Display #### **Double-Height Display** The LVIC-II provides double-height display which doubles the vertical size of characters and pictures (figure 13). In the TN-type LCD modes (display modes 1, 2, 4, and 6-8), the CL3 signal period is half as long as the CL1 signal period, as shown in figure 14. Consequently, using the CL3 signal instead of the CL1 signal (figure 15) as a line shift clock enables two lines to be selected while X-drivers (data output drivers) are outputting identical data, thus realizing double-height display. However, it should be noted that this display requires the following procedure since the LVIC-II displays twice as many lines as specified by pins or internal registers: - Halve the LCD dot clock (LDOTCK) frequency calculated from the number of vertical displayed lines of the LCD panel. - Specify half the number of vertical displayed lines of the LCD panel as the number of vertical displayed lines. (For instance, if the number of vertical displayed lines of the LCD panel is 400, specify 200 with the YL2-YL0 pins or the vertical displayed lines register.) This function is available only in the TN-type LCD modes; it is disabled in the TFT-type LCD modes. Figure 13 Double-Height Display Example Figure 14 Relationship between CL1 and CL3 in Modes 1, 2, 4, 6, 7, and 8 Figure 15 Connection for Double-Height Display #### **HITACHI** ## Display Timing Signal Fine Adjustment If the display timing signal is supplied externally, a phase shift between CRT data and the display timing signal may appear. This is because each signal has its own specific lag. The LVIC-II can adjust the display timing signal according to pins F0-F3 or the fine adjust register (R9) to correct the phase shift. The relationships between pins F3-F0, data bits 3 to 0 of the fine adjust register, and the resultant fine adjustments are shown in table 12. The polarity of the number of dots adjusted is given by - (minus) indicating advancing the phase of the display timing signal or + (plus) indicating delaying it. Pin F3 or data bit 3 of R9 selects the polarity. The adjustment reference point is the display start position. Examples of adjusting the display timing signal are shown in figure 16. Since the signal is two dots ahead of the display start position in case (1), F3, F2, F1, and F0 or data bits 3, 2, 1, and 0 of R9 should be set to (1, 0, 1, 0) to delay the signal by two dots. Conversely, since the signal is two dots behind the display start position in case (2), they should be set to (0, 0, 1, 0) to advance the signal by two dots. If there is no need to adjust the signal, a setting of either (0, 0, 0, 0) or (1, 0, 0, 0) will do. Table 12 Pins, Data Bits of R9, and Fine Adjustment | Pin | F3 | F2 | F1 | FO | Number of Dots | | | | |--------|----|----|----|----|----------------|--|--|--| | R9 Bit | 3 | 2 | 1 | 0 | Adjusted | | | | | | 0 | 0 | 0 | 0 | 0 | | | | | | | 0 | 0 | 1 | -1 | | | | | | | : | ፧ | : | • | | | | | | | 1 | 1 | 0 | -6 | | | | | | _ | 1 | 1 | 1 | <b>-7</b> | | | | | | 1 | 0 | 0 | 0 | 0 | | | | | • | | 0 | 0 | 1 | +1 | | | | | | | ÷ | : | ÷ | : | | | | | | | 1 | 1 | 0 | +6 | | | | | | | 1 | 1 | 1 | +7 | | | | Note: To use pins to adjust the display timing signal, set the ADJ pin to 1. Figure 16 Adjustment of Display Timing Signal 681 #### **Internal Registers** The HD66841F has an address register (AR), 16 data registers (R0-R15), and 8 palette registers (P1-P8). Write the address of a register to be used into the address register (AR), but only after setting the PS bit of control register 1 (R0) to 0 for a data register or 1 for a palette register. The MPU transfers data to the register corresponding to the written address. Registers are valid only in the internal register programming method, they are invalid (don't care) in the pin programming method. The 4-bit address register (figure 17) is used to select one of the 16 data registers or 8 palette registers. It can select any data register or palette register according to the register address written to it by the MPU. The address register itself is selected if the RS signal is set low. Control register 1 (figure 18) is composed of four bits whose functions are described below. - DIZ bit: Changes the method used to control the gray-scale display of a checker-board pattern. - DIZ = 0: Data thinned out on a dot basis every frame - DIZ = 1: Data thinned out on a frame basis every frame - PS bit: Specifies access to data registers (R0-R15) or palette registers (P1-P8). In MPU programming mode: - PS = 0: Specifies access to data registers (R0-R15) only. - PS = 1: Specifies access to palette registers (P1-P8) only. #### Address Register (AR) Figure 17 Address Register #### Control Register 1 (R0) Figure 18 Control Register 1 #### HITACHI This register can be always accessed regardless of the PS bit setting, but it cannot be read after the PS bit is set to 1. Read it when PS is 0. In ROM programming mode: Data for LVIC-II internal data registers can be written into \$0001 to \$000F when bit 2 (the PS bit) of \$0000 is set to 0. Data to be set into palette registers can be written into \$0011 to \$0018 when the PS bit of \$0010 is set to 1 (figure 19 (a)). - · DSP bit - DSP = 1: The DISPTMG signal is generated internally. - DSP = 0: The DISPTMG signal is supplied externally. (However, note that if DCK is 1, the DISPTMG signal is generated internally even if DSP is 0.) #### DCK bit - DCK = 1: The DOTCLK signal is generated internally. - DCK = 0: The DOTCLK signal is supplied externally. Figure 19 PS Bit Functions in ROM Programming Method #### Control Register 2 (R1) Control register 2 (figure 20) is composed of four bits whose functions are described below. - MC bit: Specifies M signal alternation. - MC = 1: The M signal alternates every line. - MC = 0: The M signal alternates every frame. - DON bit: Specifies whether the LCD is on or off. - DON = 1: LCD on - -DON = 0: LCD off - MS1, MS0 bits: Specify buffer memory type. - (MS1, MS0) = (0, 0): No memory - (MS1, MS0) = (0, 1): 8-kbytes memory - (MS1, MS0) = (1, 0): 32-kbytes memory - (MS1, MS0) = (1, 1): 64-kbytes memory #### Vertical Displayed Lines Register (R2, R3, High-Order 2 Bits of R4) The vertical displayed lines register (figure 21) is composed of ten bits (R2, R3, and the high-order two bits of R4). It specifies the number of lines displayed from top to bottom of the screen, called the number of vertical displayed lines. This register can specify both even and odd numbers in single screen modes with Y-drivers positioned on one side, i.e., in display modes 2, 4, and 7–9, but can specify only even numbers in other modes. The value to be written into this register is Nvd - 1, where Nvd is the number of vertical displayed lines. #### CL3 Period Register (Low-Order 2 Bits of R4, R5) The CL3 period register (figure 21), is composed of six bits (R5 and the low-order two bits of R4). It specifies the CL3 signal period in 8-color display modes with horizontal stripes (display modes 13-15), so it is invalid in other modes. CL3 is the clock signal used by the LVIC-II to output RGB data separately to LCD drivers. The value to be written into this register is Npc -1, i.e., (Nhd +6) $\times 1/3 - 1$ , where Nhd is the number of horizontal displayed dots $\times 1/8$ . If (Nhd +6) is not divisible by 3, round it off. Figure 20 Control Register 2 Figure 21 Vertical Displayed Lines Register and CL3 Period Register #### HITACHI ## Horizontal Displayed Characters Register (R6, R7) The horizontal displayed characters register (figure 22) is composed of eight bits (R6, R7). It specifies the number of characters displayed on one horizontal line, called the number of horizontal displayed characters. This register can specify even numbers only. In dual-screen modes (display modes 1, 6, and 16), the most significant bit of this register is invalid. When writing into this register, shift (Nhd - 1) in the low-order direction for one bit to cut off the least significant bit. Figure 23 shows how to write a value into the register when Nhd = 90. Figure 22 Horizontal Displayed Characters Register Figure 23 How to Write the Number of Horizontal Displayed Characters #### CL3 Pulse Width Register (R8) The 4-bit CL3 pulse width register (figure 24) specifies the high-level pulse width of the CL3 signal. In TFT-type LCD modes, a data hold time is necessary and it is determined by the high-level pulse width of the CL3 signal. The CL3 signal is output with the high-level pulse width specified by this register even when the LVIC-II is not in a TFT-type LCD mode. #### Fine Adjust Register (R9) The 4-bit fine adjust register (figure 25) adjusts the externally supplied display timing signal (DISPTMG) to synchronize its phase with that of LCD data. The value to be written into this register depends on the interval between the rising edge of the DISPTMG signal and the display start position. For more details, refer to the Display Timing Signal Fine Adjustment section and table 12. This register is invalid if the DISPTMG signal is generated internally, that is, if either the DCK bit or the DSP bit of control register 1 (R0) is 1. Figure 24 CL3 Pulse Width Resister Figure 25 Fine Adjust Register #### PLL Frequency-Division Ratio Register (R10, R11) The 8-bit PLL frequency-division ratio register (figure 26) specifies the PLL frequency-division ratio used for generating dot clock pulses by a PLL circuit. The PLL frequency-division ratio is the ratio of the DOTCLK signal's frequency to the horizontal synchronization signal's (HSYNC) frequency. The LVIC-II generates the DOTCLK signal according to this ratio. This register is invalid if the DOTCLK signal is supplied externally, i.e., it is valid only in the internal register programming method when the DCK bit of control register 1 (R0) is 0. The value to be written into this register is $N_{PLL}-731$ , where $N_{PLL}$ is the PLL frequency-division ratio which can be obtained from the following equation: $$N_{PLL} - 731 = Ncht \times n - 731$$ 686 Ncht: Total number of horizontal characters on CRT (Total number of horizontal dots on $CRT \times 1/n$ ) n: Horizontal character pitch (number of horizontal dots making up a character) Ncht can be also obtained from the CRT monitor specifications as follows; Ncht = $1/n \times (DOTCLK frequency/HSYNC frequency)$ ## Vertical Backporch Register (R12, R13) The 8-bit vertical backporch register (figure 27) specifies the vertical backporch which is the number of lines between the active edge of the vertical synchronization signal (VSYNC) and the rising edge of the display timing signal (DISPTMG), if the DISPTMG signal is generated internally. For details on the vertical backporch, refer to the Display Timing Signal Generation section and figure 9. This register is invalid if the DISPTMG signal is supplied externally. It is valid only in the internal register programming method when the DSP bit of control register 1 (R0) is 1. However, note that if the DCK bit of control register 1 (R0) is 1, the DISPTMG signal will always be generated internally so this register is enabled even if the DSP bit of control register 1 (R0) is 0. Figure 26 PLL Frequency-Division Ratio Register Figure 27 Vertical Backporch Register #### HITACHI ## 5 #### Horizontal Backporch Register (R14, R15) The 8-bit horizontal backporch register (figure 28) specifies the horizontal backporch which is the number of dots between the rising edge of the HSYNC signal and that of the display timing signal (DISPTMG), if the DISPTMG signal is generated internally. For details on the horizontal backporch, refer to the Display Timing Signal Generation section and figure 9. This register is invalid if the DISPTMG signal is supplied externally. It is valid only in the internal register programming method when the DSP bit of control register 1 (R0) is 1. However, note that if the DCK bit of control register 1 (R0) is 1, the DISPTMG signal will always be generated internally so this register is enabled even if the DSP bit of control register 1 (R0) is 0. Figure 28 Horizontal Backproch Registers ## Palette Registers (P1-P8) The eight 4-bit palette registers (figure 29) each specify one of 13 gray-scale levels for one of the eight colors provided by RGB signals. Use these registers to enable an 8-level gray-scale display appropriate to the characteristics of the LCD panel. Figure 29 Palette Registers #### Reset The $\overline{RES}$ signal resets and starts the LVIC-II. The reset signal must be held low for at least 1 $\mu s$ after power-on. Reset is defined as shown in figure 30. #### State of Pins after Reset In principle, the RES signal does not control output signals and it operates regardless of other input signals. Output signals can be classified into the following five groups, depending on their reset states: - Retains pre-reset state: CL2, A0-A4 - Driven to high-impedance state (or fixed low if no memory is used): RD0-RD7, GD0-GD7, BD0-BD7 - Fixed high: MWE, CL4, M, CU, CD, MCS1, - Fixed low: MA0-MA12, R0-R3, G0-G3, B0-B3, CL3, FLM - Fixed high or low, depending on memory used (table 13): MA13-MA15, MCS0 # State of Registers after Reset The RES signal does not affect data register contents, so the MPU can both read from and write to data registers, even after reset. Registers will retain their pre-reset contents until they are rewritten. The palette registers, however, are usually set to their default values by a reset. For the default values, refer to the Gray-Scale Palette section and table 11. # **Memory Clear Function** After a reset, the LVIC-II writes 0s in the memory area specified by pins or register bits MS0 and MS1 (table 7). Figure 30 Reset Definition Table 13 State of Pins after Reset and Memory Type | MA13 | MA14 | MA15 | MCS0 | |------|--------------------|---------------------------------|-------------------------------------| | Low | Low | High | High | | High | High | High | Low | | Low | Low | High | Low | | Low | Low | Low | Low | | | Low<br>High<br>Low | Low Low<br>High High<br>Low Low | Low Low High High High Low Low High | #### **User Notes** - 1. The following limitations are imposed if no memory is used (MS0 = 0, MS1 = 0): - Dual-screen display modes (modes 1, 6, and 16) are disabled. - LCD systems with Y-drivers on both sides are disabled, even if a mode for a system with Y-drivers on both sides (mode 3, 5, 10, 12, or 14) is selected; the LVIC-II operates in exactly the same way as in the corresponding mode for a system with Y-drivers on one side (mode 2, 4, 9, 11, or 13). The CL4 pin must be left disconnected in this case. - With the internal register programming method, the operation of the LVIC-II after a reset cannot be guaranteed until its internal registers have been written to. - The memory clear function might not work normally at power-on or after a reset if the MSO and MS1 pins or bits are not set correctly to the value corresponding to the type of memory being used. - Since the LVIC-II is a CMOS LSI, input pins must not be left disconnected. Refer to the Pin Description and table 1 for details on pin handling. # **Programming Restrictions** The values written into the LVIC-II's internal registers have the limits listed in table 14. The symbols used in table 14 are defined in table 15 and figure 31. 690 Table 14 Limits on Register Values | Limits | Notes | Applicable<br>Registers | |-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 ≦ Nvd ≦ (Ncvbp + Ncvsp) - 1 ≦ 1024 | | R2, R3, R4, | | $4 \le \text{Nhd} \le (\text{Nchbp} \times 1/n + \text{Nchsp}) - 1 \le 506$ | 1, 2 | R6, R7 | | (Nhd + 6) × n × Nvd × f <sub>FLM</sub> ≤ f <sub>DOTCLK</sub> ≤ | 1, 3 | R2, R3, R4, | | 30MHz | | R6, R7 | | 1 ≤ Npw ≤ (Nhd + 6)/2 - 1 | 4 | ,R4, R5, R6, | | 1 ≦ Npw ≨ Nhd | 5 | R7, R8 | | 1 ≦ Npw ≦ Npc – 1 | 6 | | | 1 ≦ Nchbp ≦ 256 | 7 | R12, R13 | | 1 ≤ Ncybp ≤ 256 | 7 | R14, R15 | | 4 ≦ Nhd ≦ Nchsp – 4 | 8 | R2, R3, R4, | | 4 ≤ Nvd ≤ Ncvsp −1 | 8 | R6, R7 | | | 4 ≤ Nvd ≤ (Ncvbp + Ncvsp) - 1 ≤ 1024<br>4 ≤ Nhd ≤ (Nchbp × 1/n + Nchsp) - 1 ≤ 506<br>(Nhd + 6) × n × Nvd × f <sub>FLM</sub> ≤ f <sub>DOTCLK</sub> ≤ 30MHz<br>1 ≤ Npw ≤ (Nhd + 6)/2 - 1<br>1 ≤ Npw ≤ Nhd<br>1 ≤ Npw ≤ Npc - 1<br>1 ≤ Nchbp ≤ 256<br>1 ≤ Ncvbp ≤ 256<br>4 ≤ Nhd ≤ Nchsp - 4 | $4 \le \text{Nvd} \le (\text{Ncvbp} + \text{Ncvsp}) - 1 \le 1024$ $4 \le \text{Nhd} \le (\text{Nchbp} \times 1/n + \text{Nchsp}) - 1 \le 506$ 1, 2 $(\text{Nhd} + 6) \times n \times \text{Nvd} \times f_{\text{FLM}} \le f_{\text{DOTCLK}} \le$ 1, 3 $30\text{MHz}$ 1 ≤ Npw ≤ (Nhd + 6)/2 - 1 4 1 ≤ Npw ≤ Nhd 5 1 ≤ Npw ≤ Npc - 1 6 1 ≤ Nchbp ≤ 256 7 1 ≤ Ncvbp ≤ 256 7 4 ≤ Nhd ≤ Nchsp - 4 8 | - Notes: 1. Lowercase n indicates the horizontal character pitch which is the number of horizontal dots composing a character. - 2. Nhd ≤ 250 in the dual screen modes (display modes 1, 6, and 16). - 3. f<sub>FLM</sub> is the FLM signal frequency and f<sub>DOTCLK</sub> is the CRT display dot clock (DOTCLK) frequency. f<sub>LDOTCK</sub> < f<sub>DOTCLK</sub> × 15/16 or f<sub>LDOTCK</sub> = f<sub>DOTCLK</sub> (f<sub>LDOTCK</sub> is the LCD dot clock (LDOTCK) frequency) - 4. In display modes 1, 2, 4, and 6-8 - 5. In display modes 3, 5, and 9-12 when Npw = (value in R8) + 5 - 6. In display modes 13-15 when Npw = (value in R8) + 5 - (Value in R14 and R15) ≤ (Nchsp × n + Nchbp) Nhd × n 2 (n = horizontal character pitch) (Value in R12 and R13) ≤ (Ncvsp + Ncvbp) Nvd 2 - Nht = Nchsp + (Nchbp × 1/n), Nvd < Ncvbp + Ncvsp (Nht = (Nhd + 6) if buffer memory is used) (n = horizontal character pitch) 692 # **Table 15 Symbol Definitions** | Symbol | Definition | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Nehd | Number of horizontal displayed characters on the CRT display (number of horizontal displayed dots on the CRT display $\times$ 1/8) | | Nchsp | Number of characters between the rising edge of the DISPTMG signal and that of the HSYNC signal (number of dots between the rising edge of the DISPTMG signal and that of the HSYNC signal × 1/8) (= horizontal synchronization position) | | Nchbp | Number of dots between the rising edge of the HSYNC signal and that of the DISPTMG signal (just after the rising edge of the HSYNC signal) (= horizontal backporch) | | Ncvbp | Number of lines between the active edge of the VSYNC signal and the rising edge of the DISPTMG signal (just after the active edge of the VSYNC signal) (= vertical backporch) | | Ncvsp | Number of lines between the rising edge of the DISPTMG signal and the active edge of the VSYNC signal (= vertical synch position) | | Nevd | Number of vertical displayed lines on the CRT display | | Nhd | Number of horizontal displayed characters on the LCD (number of horizontal displayed dots on the LCD $\times$ 1/8) | | Npc | Number of characters during one CL3 signal period (number of dots during one CL3 signal period $\times$ 1/8) | | Npw | Number of characters while the CL3 signal is high (number of dots while the CL3 signal is high $\times$ 1/8) | | Nht | Number of characters during a CL1 signal period (number of dots during a CL1 signal period $\times$ 1/8) | | Nvd | Number of vertical displayed lines on the LCD | 693 Figure 31 Symbol Definitions #### HITACHI # Comparisons with HD66840F ## **Gray-Scale Generation Method** The HD66840F shifts display data so that data on different lines will be thinned out in different frames, but the HD66841F shifts display data further so that data on different dots will be thinned out in different frames. This reduces deterioration of display contrast. ## Display Mode Mode 16 of the HD66840F (for 8-color display with horizontal stripes and X- and Y-drivers positioned on both sides of the LCD) has been modified into the following new mode in the HD66841F: Mode number: 1 Pin setting: (DM3, DM2, DM1, DM0) = (1, 1, 1, 1) Display colors: 8 colors LCD data output: -12-bit-based data transfer -Dual screen configuration LCD driver settings: X-drivers and Y-drivers set on one side Stripes: Alternation mode: Vertical Every frame In this mode, the HD66841F outputs upper screen data and lower screen data alternately, as shown in figure 32. In this case, the CL2 frequency is one quarter of the LDOTCK frequency. Figure 32 Operation in New HD66841F Mode 16 #### **Table 16 Gray-Scale Palette** 694 | | HD66840F | HD66841F | |-----------------------------------------------------------|------------|----------------------------------------------------------------| | Numbers of registers | 16 | 24 | | | | (palette registers have been added to the HD66840's registers) | | Selection of correspondence<br>between CRT display colors | Impossible | Possible (any of 13 levels assignable to each | | and gray-scale levels | | of 8 colors) | #### HITACHI 695 # **Absolute Maximum Ratings** | Item | Symbol | Ratings | Unit | | |-----------------------|------------------|--------------------------|------|--| | Power supply voltage | V <sub>CC</sub> | -0.3 to 7.0 | V | | | Input voltage | V <sub>in</sub> | $-0.3$ to $V_{CC} + 0.3$ | V | | | Operating temperature | T <sub>opr</sub> | -20 to +75 | °C | | | Storage temperature | $T_{stg}$ | -55 to +125 | °C | | - Notes: 1. Permanent LSI damage may occur if maximum ratings are exceeded. Normal operation should be under recommended operating conditions ( $V_{CC} = 5.0V \pm 10\%$ , GND = 0 V, Ta = -20°C to +75°C). If these conditions are exceeded, LSI reliability may be affected. - 2. All voltages are referenced to GND = 0 V. ## **Electrical Characteristics** DC Characteristics ( $V_{CC} = 5.0 \text{ V} \pm 10\%$ , GND = 0 V, Ta = -20°C to +75°C, unless otherwise noted) | Item | Symbol | Min | Max | Unit | Test Conditions | Note(s) | |-----------------------------------------|------------------|-----------------------|-----------------------|------|------------------------------------------------------------------|---------| | Input high voltage | | | | | | | | RES pin | V <sub>IH</sub> | V <sub>CC</sub> - 0.5 | V <sub>CC</sub> + 0.3 | V | | | | TTL interface pins | | 2.0 | V <sub>CC</sub> + 0.3 | | | 1 | | TTL interface pins | | 2.2 | V <sub>CC</sub> + 0.3 | | | 4 | | CMOS interface pins | | 0.7 V <sub>CC</sub> | V <sub>CC</sub> + 0.3 | | | 1 | | Input low voltage | | | | | | | | TTL interface pins, RES pin | V <sub>IL</sub> | -0.3 | 8.0 | V | | 1 | | TTL interface pins | | -0.3 | 0.6 | | | 5 | | CMOS interface pins | | -0.3 | 0.3 V <sub>CC</sub> | | | 1 | | Output high voltage | | | | | | | | TTL interface pins | V <sub>OH</sub> | 2.4 | _ | V | i <sub>OH</sub> = -200 μA | 2 | | CMOS interface pins | | V <sub>CC</sub> - 0.8 | _ | | l <sub>OH</sub> = -200 μA | | | Output low voltage | | | | | | | | TTL interface pins | VOL | | 0.4 | V | l <sub>OL</sub> = 1.6mA | 2 | | CMOS interface pins | | | 0.8 | | l <sub>OL</sub> = 200μΑ | | | Input leakage current | | | | | | | | All inputs expect | I <sub>IL</sub> | -2.5 | 2.5 | μА | | 3 | | I/O common pins | | | | | | | | Three-state (off-state) leakage current | | | | | | | | I/O common pins | I <sub>TSL</sub> | -10.0 | 10.0 | μА | | 3 | | Power dissipation | Icc | _ | 250 | mW | f <sub>DOTCLK</sub> = 30 MHz<br>output pins left<br>disconnected | • | #### HITACHI 696 - Notes: 1. TTL interface inputs: R, G, B, HSYNC, VSYNC, DISPTMG, RD0-RD7, GD0-GD7, BD0-BD7, D0-D3, A0/RD/XDOT, RS/ADJ/A4, CS/MS0 - CMOS interface inputs: DM0-DM3, DOTE, PMOD0, PMOD1, A1/YL0-A3/YL2 - 2. TTL interface inputs: A0/RD/XDOT, A1/YL0-A3/YL2, D0-D3, RD0-RD7, GD0-GD7, BD0-BD7, MA0-MA15, MCS0, MCS1, MWE, RS/ADJ/A4 CMOS interface inputs: CU, CD, R0/LU0-R3/LU3, G0/LD0-G3/LD3, B0-B3, M, FLM, CL1, CL2, CL3, CL4 - 3. I/O common pins: A0/RD/XDOT, A1/YL0-A3/YL2, D0-D3, RD0-RD7, GD0-GD7, BD0-BD7, RS/ADJ/A4 - Inputs other than I/O common pins: HSYNC, VSYNC, PMOD0, PMOD1, CS/MS0, WR/MS1, RES, DOTE, DMO-DM3, LDOTCK, DOTCLK, R, G, B, DISPTMG - 4. TTL interface inputs: WR/MS1, LDOTCK, DOTCLK - 5. TTL interface inputs: WR/MS1 # AC Characteristics ( $V_{CC}$ = 5.0 V $\pm$ 10%, GND = 0 V, Ta = -20°C to +75°C) # Video Signal Interface | Item | Symbol | Min | Max | Unit | Reference | |-------------------------------|------------------|---------------------|------|------|-----------------------------| | DOTCLK cycle time | tcycp | 33 | 1000 | ns | Figure 33 | | DOTCLK high-level pulse width | t <sub>WDH</sub> | 16.5 | _ | ns | | | DOTCLK low-level pulse width | t <sub>WDL</sub> | 16.5 | _ | ns | _ | | DOTCLK rise time | t <sub>Dr1</sub> | | 5 | ns | _ | | DOTCLK fall time | t <sub>Df1</sub> | _ | 5 | ns | _ | | RGB setup time | t <sub>VDS</sub> | 10 | | ns | <del></del> | | RGB hold time | t <sub>VDH</sub> | 10 | | ns | <del>-</del><br>- | | DISPTMG setup time | t <sub>DTS</sub> | 10 | _ | ns | | | DISPTMG hold time | t <sub>DTH</sub> | 10 | | ns | | | HSYNC setup time | t <sub>HSS</sub> | 10 | _ | ns | _ | | HSYNC hold time | <sup>t</sup> HSH | 10 | | ns | <del>-</del><br>- | | Phase shift setup time | t <sub>PDS</sub> | 2 t <sub>CYCD</sub> | | ns | | | Phase shift hold time | t <sub>PDH</sub> | 2 t <sub>CYCD</sub> | _ | ns | | | Input signal rise time | t <sub>Dr2</sub> | _ | 10 | ns | Figure 33 except for DOTCLK | | Input signal fall time | t <sub>Df2</sub> | - | 10 | ns | | | | | | | | | Figure 33 Video Signal Interface # **Buffer Memory Interface** | Item | Symbol | Min | Unit | Reference | |---------------------------------------------|-------------------|--------------------------|------|-------------------| | Read cycle time | t <sub>RC</sub> | 5 t <sub>CYCD</sub> - 50 | ns | Figures 34 and 35 | | RD0-RD7, GD0-GD7, BD0-BD7 data setup time | <sup>t</sup> SMD | 25 | ns | | | RD0-RD7, GD0-GD7, BD0-BD7 data hold time | <sup>‡</sup> HMD | 0 | ns | | | Write cycle time | twc | 6 t <sub>CYCD</sub> - 50 | ns | | | Address setup time | <sup>t</sup> mas | t <sub>CYCD</sub> - 30 | ns | | | Address hold time | t <sub>WR</sub> | t <sub>CYCD</sub> - 30 | ns | | | Chip select time | <sup>t</sup> cw | 4 t <sub>CYCD</sub> - 40 | ns | | | Write pulse width | t <sub>WP</sub> | 4 t <sub>CYCD</sub> - 40 | ns | <u></u> | | RD0-RD7, GD0-GD7, BD0-BD7 output setup time | t <sub>SMDW</sub> | 2 t <sub>CYCD</sub> - 25 | ns | | | RD0-RD7, GD0-GD7, BD0-BD7 output hold time | <sup>‡</sup> HMDW | 0 | ns | | Note: $t_{\mbox{CYCD}}$ is the DOTCLK cycle time (min 33 ns, max 1000 ns). Figure 34 Buffer Memory Interface (RAM read timing) Figure 35 Buffer Memory Interface (RAM write timing) ## **LCD** Driver Interface # **TN-Type LCD Driver** | Item | Symbol | Min | Max | Unit | Reference | |----------------------------|-------------------|-----|-----|------|-------------------| | CL2 cycle time | twcL2 | 166 | | ns | Figures 36 and 37 | | CL2 high-level pulse width | twcL2H | 50 | | ns | _ | | CL2 low-level pulse width | twclar | 50 | | ns | _ | | CL2 rise time | t <sub>CL2r</sub> | | 30 | ns | _ | | CL2 fall time | t <sub>CL2f</sub> | _ | 30 | ns | _ | | CL1 high-level pulse width | twcL1H | 200 | | ns | - | | CL1 rise time | t <sub>CL1r</sub> | _ | 30 | ns | _ | | CL1 fall time | t <sub>CL1f</sub> | _ | 30 | ns | _ | | CL1 setup time | t <sub>SCL1</sub> | 500 | | ns | - | | CL1 hold time | t <sub>HCL1</sub> | 200 | | ns | _ | | FLM hold time | t <sub>HF</sub> | 200 | | ns | - | | M output delay time | t <sub>DM</sub> | | 300 | ns | - | | Data delay time | t <sub>DD</sub> | -20 | 20 | ns | - | | DOTCK cycle time | twlpot | 41 | | ns | • | Note: All values are measured at $f_{CL2} = 6$ MHz. ## HITACHI # **TFT-Type LCD Driver** | Item | Symbol | Min | Max | Unit | Reference | |------------------------------------------------------|----------------------|-------------|-------------|------|-------------------| | CL2 cycle time<br>(X-drivers on one side) | t <sub>TCL2S</sub> | 133 | _ | ns | Figures 38 and 39 | | CL2 high-level pulse width (X-drivers on one side)) | t <sub>TCL2</sub> HS | 30 | _ | ns | | | CL2 low-level pulse width (X-drivers on one side) | t <sub>TCL2LS</sub> | 30 | _ | ns | | | CL2 cycle time<br>(X-drivers on both sides) | †TCL2D | 266 | | ns | <del></del> | | CL2 high-level pulse width (X-drivers on both sides) | <sup>†</sup> TCL2HD | 80 | | ns | _ | | CL2 low-level pulse width (X-drivers on both sides) | t <sub>TCL2LD</sub> | 80 | <del></del> | ns | _ | | CL2 rise time | t <sub>CL2r</sub> | _ | 30 | ns | _ | | CL2 fall time | t <sub>CL2f</sub> | _ | 30 | ns | <del></del> | | CL1 high-level pulse width | t <sub>TCL1H</sub> | 200 | _ | ns | _ | | CL1 rise time | t <sub>CL1r</sub> | _ | 30 | ns | _ | | CL1 fall time | t <sub>CL1f</sub> | <del></del> | 30 | ns | <del>_</del> | | Data delay time | t <sub>DD1</sub> | -20 | 20 | ns | _ | | Data setup time | t <sub>LDS</sub> | 15 | | ns | _ | | Data hold time | t <sub>LDH</sub> | 15 | _ | ns | <del>-</del> | | CL1 setup time | t <sub>TSCL1</sub> | 500 | _ | ns | _ | | CL1 hold time | t <sub>THCL1</sub> | 200 | | ns | _ | | CL3 delay time | t <sub>DCL3</sub> | 50 | _ | ns | _ | | M delay time | t <sub>DM</sub> | _ | 300 | ns | <del></del> | | FLM hold time | t <sub>TFH</sub> | 200 | _ | ns | <del></del> | | LDOTCK cycle time | twlpot | 33 | <del></del> | ns | <del></del> | Figure 36 TN-Type LCD Driver Interface Figure 37 CL1, FLM, and M (expanded detail of figure 36) # **HITACHI** 703 Figure 38 TFT-Type LCD Driver Interface Figure 39 CL1, CL3, CL4, FLM, and M in Horizontal Stripe Modes (expanded detail of figure 38) HITACHI # **Register Programming** # **MPU Interface** 704 | Item | Symbol | Min | Max | Unit | Reference | |---------------------------|------------------|-----|-----|------|-----------| | RD high-level pulse width | twrdh | 190 | | ns | Figure 40 | | RD low-level pulse width | twRDL | 190 | _ | ns | _ | | WR high-level pulse width | twwRH | 190 | _ | ns | _ | | WR low-level pulse width | twwrl | 190 | _ | ns | _ | | CS, RS setup time | tas | 0 | _ | ns | - | | CS, RS hold time | t <sub>AH</sub> | 0 | _ | ns | _ | | D0-D3 setup time | t <sub>DSW</sub> | 100 | _ | ns | _ | | D0-D3 hold time | t <sub>DHW</sub> | 0 | _ | ns | _ | | D0-D3 output delay time | t <sub>DDR</sub> | _ | 150 | ns | <u>∸</u> | | D0-D3 output hold time | t <sub>DHR</sub> | 10 | | ns | = | Figure 40 MPU Interface ## **ROM Interface** | Item | Symbol | Min | Max | Unit | Reference | |------------------------------|-------------------|-----|-----|------|-------------| | A signal cycle time | †CYCA | 528 | | ns | Figure 41 | | A signal rise time | t <sub>Ar</sub> | | 100 | ns | | | A signal fall time | t <sub>Af</sub> | _ | 100 | ns | <del></del> | | D signal ROM data setup time | t <sub>DSWD</sub> | 120 | _ | ns | <del></del> | | D signal ROM data hold time | t <sub>DHWD</sub> | 0 | _ | กร | _ | Note: t<sub>CYCA</sub> = 16 t<sub>CYCD</sub> (t<sub>CYCD</sub>: DOTCLK cycle time) Figure 41 ROM Interface ## **PLL Interface** | Item | Symbol | Min | Max | Unit | Referenc2 | | |-------------------------|------------------|-----|-----|------|-----------|--| | CU fall delay time | t <sub>Uf</sub> | _ | 80 | ns | Figure 42 | | | CU rise delay time | tur | - | 80 | ns | | | | CD fall delay time | <sup>t</sup> Df | _ | 80 | ns | | | | CD rise delay time | t <sub>Dr</sub> | | 80 | ns | | | | Reset Input | | | | | | | | Item | Symbol | Min | Max | Unit | Reference | | | Reset input pulse width | t <sub>RES</sub> | 1 | | μs | Figure 43 | | Figure 42 PLL Interface Figure 43 Reset Input ## **Load Circuits** TTL Load | Pins | $R_L$ | R | ,c | Remarks | | |---------------------------------------------------------|--------|-------|-------|-----------------------|--| | MA0-MA15, MWE, MCS0, MCS1,<br>BD0-BD7, GD0-GD7, RD0-RD7 | 2.4 kΩ | 11 kΩ | 40 pF | tr, tf: Not specified | | | A0/RD/XDOT, A1/YL0-A3/YL2,<br>A4/RS/ADJ | 2.4 kΩ | 11 kΩ | 40 pF | tr, tf: Specified | | # Capacitive Load | Pins | С | Remarks | | |--------------------------------------------------|-------|-----------------------|--| | CL1, CL2 | 40 pF | tr, tf: Specified | | | R0-R3, G0-G3, B0-B3, FLM,<br>M, CU, CD, CL3, CL4 | 40 pF | tr, tf: Not specified | | ## HITACHI Figure 44 TTL Load Circuit Figure 45 Capacitive Load Circuit