CMOS 8-bit Microcontroller ## TMP87C409BN, TMP87C409BM, TMP87C809BN, TMP87C809BM The TMP87C409B/809B are the high speed and high performance 8-bit single chip microcomputers. These MCU contain CPU core, ROM, RAM, input/output ports, three multi-function timer/counters, a 10-bit AD conveter, on a chip. The TMP87C409B/809B provide high current output capability for LED direct drive. | Product No. | ROM | RAM | Package | OTP MCU | |-------------|--------------|--------------|-------------------|------------| | TMP87C409BN | 4 K × 8 bits | | P-SDIP28-400-1.78 | TMP87P809N | | TMP87C409BM | 4 K X 8 DILS | 25501.14. | P-SOP28-450-1.27 | TMP87P809M | | TMP87C809BN | 0 1/ 0 1=1+= | 256 × 8 bits | P-SDIP28-400-1.78 | TMP87P809N | | TMP87C809BM | 8 K × 8 bits | | P-SOP28-450-1.27 | TMP87P809M | #### **Features** - 8-bit single chip microcomputer TLCS-870 Series - lacklo instruction execution time: 0.5 $\mu$ s (at 8 MHz) - 412 basic instruction - Multiplication and Division (8 bits x 8 bits, 16 bits ÷ 8 bits) - Bit manipulations (Set/Clear/Complement/Load/Store/Test/Exclusive or) - 16-bit data operations - 1-byte jump/subroutine-call (Short relative jump/Vector call) - ▶ 11 interrupt sources (External: 4, Internal: 7) - All sources have independent latches each, and nested interrupt control is available. - 2 edge-selectable external interrupts with noise reject. - High-speed task switching by register bank changeover - 3 Input/Output ports (22 pins) - High current output: 6 pins (Typ. 20 mA) - 16-Bit Timer/Counter - Timer, Event counter modes 000707EBA - For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance / Handling Precautions. - Quality and Reliability Assurance / Handling Precautions. TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.. The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment office equipment measuring equipment industrial robotics domestic applicances etc.) These - personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, transportation instruments, transportation instruments, transportation instruments, unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk - The products described in this document are subject to the foreign exchange and foreign trade laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. - The information contained herein is subject to change without notice. Purchase of TOSHIBA I<sup>2</sup> C components conveys a license under the Philips I<sup>2</sup> C Patent Rights to use these components in an I<sup>2</sup> C system, provided that the system conforms to the I<sup>2</sup> C Standard Specification as defined by > 3-09-1 2002-01-08 - ◆ Two 8-Bit Timer/Counters - Timer, Event counter, Capture (Pulse width/duty measurement), PWM output, Programmable divider output modes. - ◆ Time Base Timer (Interrupt frequency: 1 Hz to 16 kHz) - ◆ Divider output function (frequency: 1 kHz to 8 kHz) - ◆ Watch dog Timer - ◆ Serial bus Interface (SBI-ver. B) - I<sup>2</sup>C bus, 8-bit SIO modes. - ◆ 10-bit successive approximate type AD converter - 8 analog inputs - ◆ Two Oscillation Stop Detector outputs (High-impedance output) - ◆ Two Power saving operating modes - STOP mode: Oscillation stops. Battery/Capacitor back-up. Port output hold/high-impedance. - IDLE mode: CPU stops, and Peripherals operate using high-frequency clock. Release by interrupts. - ◆ Wide operating voltage: 2.2 to 5.5 V at 4.2 MHz/4.5 to 5.5 V at 8 MHz - ◆ Emulation Pod: BM87C809N0A ### Pin Assignments (Top View) P-SDIP28-400-1.78 / P-SOP28-450-1.27 ### **Block Diagram** # **Pin Function** | Pin Name | Input / Output | Func | tion | | |-----------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--| | P17 to P14 | I/O | 8-bit programmable input/output ports | | | | P13 (DVO) | I/O (Output) | (tri-state). Each bit of the port can be individually | Divider output | | | P12 (TC1) | | configured as an input or an output under software control. | Timer/Counter 1 input | | | P11 (INT1) | I/O (Input) | When used as an external input or a timer counter input, the input mode is | External interrupt input 1 | | | P10 (INTO) | | configured. When used as an divider output, the latch must be set to "1". | External interrupt input 0 | | | P43 (STOP/INT5) | I/O (Input/Input) | 4-bit input/output port with latch (high | STOP mode release input/External interrupt 5 input | | | P42 (SDA/SO) | I/O (I/O/Output) | current output). When used as an input port, an I <sup>2</sup> C | 12C bus serial data input/output or SIO | | | P41 (SCL/SI) | I/O (I/O/Input) | input/output or an external interrupt input the latch must be set to "1". | 12C bus serial clock input/output or SIO<br>serial data input | | | P40 (SCK) | 1/0 (1/0) | | SIO serial clock input/output | | | P51 (TC4/PWM/<br>PDO/CLZ1) | I/O (Input/Output<br>/Output/Output)) | 2-bit programmable input/output ports (tri-state, high current output). Each bit of the port can be individually configured as an input or an output under software control. When used as a timer counter input or an external interrupt input the input mode is | Timer/counter 4 input or 8-bit PWM output or 8-bit PDO output or oscillation stop detector output 1 | | | P50<br>(TC3/INT3/CLZ0) | I/O (Input/Input<br>/Output) | configured. When used as a PWM/PDO output, the latch must be set to "1" and the output mode is configured. When used as a oscillation stop detector output, the output mode is configured. | Timer/counter 3 input or external interrupt input 3 or oscillation stop detector output 0 | | | P67 (AIN7/VAREF) | I/O (Input/Input) | 8-bit programmable input/output ports<br>(tri-state).<br>Each bit of the port can be individually<br>configured as an input or an output under | AD converter analog input or analog reference power supply | | | P66 (AIN6) to P60<br>(AIN0) | I/O (Input) | software control. When used as an analog input or an analog reference power supply, the input mode is configured. | AD converter analog inputs | | | XIN, XOUT | Input, Output | Resonator connecting pins for high-frequency clock. For inputting external clock, XIN is used and XOUT is opend. | | | | RESET | Input | Reset signal input. | | | | TEST | Input | Test pint for out-going test. Be tied to low. | | | | VDD (VAREF) | Davis C. 11 | + 5 V | Analog reference power supply | | | VSS (VASS) | Power Supply | 0 V (GND) | Analog reference GND | | #### **Operational Description** #### 1. CPU Core Functions The CPU core consists of a CPU, a system clock controller, an interrupt controller, and a watchdog timer. This section provides a description of the CPU core, the program memory, the data memory, and the reset circuit. #### 1.1 Memory Address Map The TMP87C409B/809B are capable of addressing 64 Kbytes of memory. Figure 1-1 shows the memory address maps of the TMP87C409B/809B. In the TMP87C409B/809B the memory is organized 3 address spaces (ROM, RAM and SFR). It uses a memory mapped I/O system, and all I/O registers are mapped in the SFR address spaces. There are 16 banks of general-purpose registers. The register banks are also assigned to the RAM address space. Figure 1-1. Memory address map #### **Electrical Characteristics** **Absolute Maximum Ratings** $(V_{SS} = 0 V)$ | Parameter | | Symbol | Condition | | Ratings | Unit | | | | | |---------------------------------|--------------------------|---------------------|------------------------|------------------|--------------------------------|------|--|--|--------------|---| | Supply Voltage | | $V_{DD}$ | | | | | | | - 0.3 to 6.5 | V | | Input Voltage | | V <sub>IN</sub> | | | - 0.3 to V <sub>DD</sub> + 0.3 | V | | | | | | Output Valtage | | V <sub>OUT1</sub> | Ports P1, P5, P6, XOUT | | - 0.3 to V <sub>DD</sub> + 0.3 | | | | | | | Output Voltage | | $V_{OUT2}$ | Port P4 | | – 0.3 to 5.5 | V | | | | | | Output Company | IOL | I <sub>OUT1</sub> | Ports P1, P6 | | 3.2 | | | | | | | Output Current | | I <sub>OUT2</sub> | Ports P4, P5 | 30 | mA | | | | | | | (Per 1 pin) | ЮН | Іоитз | Ports P1, P5, P6 | Ports P1, P5, P6 | | | | | | | | 0.1 | IOL | Σ I <sub>OUT1</sub> | Ports P1, P6 | | 30 | | | | | | | Output Current | | Σ I <sub>OUT2</sub> | Ports P4, P5 | | 80 | mA | | | | | | (Total) | ЮН | Σ I <sub>OUT3</sub> | Ports P1, P5, P6 | | 30 | | | | | | | D | 70061 | PD | | SDIP | 300 | | | | | | | Power Dissipation [Topr = 70°C] | | | | SOP | 180 | mW | | | | | | Soldering Temperature (time) | | Tsld | | • | 260 (10 s) | °C | | | | | | Storage Temperatu | Storage Temperature Tstg | | | – 55 to 125 | °C | | | | | | | Operating Tempera | ture | Topr | | | - 30 to 70 | °C | | | | | Note: The absolute maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any absolute maximum rating is exceeded, a device may break down or its performance may be degraded, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no absolute maximum rating value will ever be exceeded. **Recommended Operating Conditions** $(V_{SS} = 0 \text{ V}, \text{ Topr} = -30 \text{ to } 70^{\circ}\text{C})$ | Parameter | Symbol | Pins | | Conditions | Min | Max | Unit | |---------------------|------------------|-------------------------|----------------------------------|-------------|------------------------|------------------------|--------| | | | | | NORMAL mode | 4.5 | | | | | | | fc = 8 MHz | IDLE mode | 4.5 | | | | Supply Voltage | $V_{DD}$ | | fc = | NORMAL mode | 2.2 | 5.5 | v l | | | | | 4.2 MHz | IDLE mode | 2.2 | | | | | | | | STOP mode | 2.0 | | | | | V <sub>IH1</sub> | Except hysteresis input | V <sub>DD</sub> ≧ 4.5 V | | $V_{DD} \times 0.70$ | | | | Input High Voltage | V <sub>IH2</sub> | Hysteresis input | | | $V_{DD} \times 0.75$ | $V_{DD}$ | v | | | V <sub>IH3</sub> | | V <sub>DD</sub> < 4.5 V | | V <sub>DD</sub> × 0.90 | | | | | V <sub>IL1</sub> | Except hysteresis input | | | | $V_{DD} \times 0.30$ | | | Input Low Voltage | V <sub>IL2</sub> | Hysteresis input | $V_{DD} \ge 4.5 V$ | | 0 | V <sub>DD</sub> × 0.25 | v | | | V <sub>IL3</sub> | | V <sub>DD</sub> < 4.5 V | | | V <sub>DD</sub> × 0.10 | | | Clark For your name | | | VDD = 4.5 to 5.5 V | | | 8.0 | N 41 1 | | Clock Frequency fc | | XIN, XOUT | V <sub>DD</sub> = 2.2 V to 5.5 V | | 1.0 | 4.2 | MHz | Note1: The recommended operating conditions for a device are operating conditions under which it can be guaranteed that the device will operate as specified. If the device is used under operating conditions other than the recommended operating conditions (supply voltage, operating temperature range, specified AC/DC values etc.), malfunction may occur. Thus, when designing products which include this device, ensure that the recommended operating conditions for the device are always adhered to. Note2: Clock frequency fc: Supply voltage range is specified in NORMAL mode and IDLE mode. #### DC Characteristics $(V_{SS} = 0 \text{ V}, \text{ Topr} = -30 \text{ to } 70^{\circ}\text{C})$ | Parameter | Symbol | Pins | Conditions | Min | Тур. | Max | Unit | |---------------------------|------------------|------------------------|-----------------------------------------------------------------|-----|------|-----|------| | Hysteresis Voltage | $V_{HS}$ | Hysteresis input | | - | 0.9 | _ | V | | | I <sub>IN1</sub> | TEST | V <sub>DD</sub> = 5.5 V | | | | | | Input Current | I <sub>IN2</sub> | Tri-state ports | V <sub>IN</sub> = 5.5 V / 0 V | _ | - | ± 2 | μA | | | I <sub>IN3</sub> | RESET, STOP | | | | | | | Input Resistance | R <sub>IN2</sub> | RESET | | 100 | 220 | 450 | kΩ | | Output Leakage<br>Current | I <sub>LO</sub> | Tri-state ports | $V_{DD} = 5.5 \text{ V}, V_{OUT} = 5.5 \text{ V} / 0 \text{ V}$ | - 2 | - | 2 | μΑ | | Output High Voltage | V <sub>OH2</sub> | Tri-state ports | $V_{DD} = 4.5 \text{ V}, I_{OH} = -0.7 \text{ mA}$ | 4.1 | _ | - | | | Output Low Voltage | V <sub>OL1</sub> | Except XOUT, P4 and P5 | V <sub>DD</sub> = 4.5 V, I <sub>OL</sub> = 1.6 mA | - | - | 0.4 | V | | Output Low current | I <sub>OL3</sub> | P4, P5 | V <sub>DD</sub> = 4.5 V, V <sub>OL</sub> = 1.0 V | - | 20 | _ | mA | | Supply Current in | | | V <sub>DD</sub> = 5.5 V | | 8 | 14 | | | NORMAL mode | | | fc = 8 MHz | | ľ | 14 | | | Supply Current in | | | V <sub>IN</sub> = 5.3 V / 0.2 V | | 4 | 6 | mA | | IDLE mode | | | | | 4 | 0 | | | Supply Current in | 1 | | V <sub>DD</sub> = 3.0 V | | 2.5 | 3.5 | | | NORAML mode | DD | | fc = 4.2 MHz | | 2.5 | 3.5 | | | Supply Current in | | | $V_{IN} = 2.8 V / 0.2 V$ | | 1.5 | 2.0 | mΑ | | IDLE mode | | | | | 1.5 | 2.0 | | | Supply Current in | | | V <sub>DD</sub> = 5.5 V | | 0.5 | 10 | | | STOP mode | | | $V_{IN} = 5.3 \text{ V} / 0.2 \text{ V}$ | | 0.5 | '0 | μA | Note 1: Typical values show those at Topr = $25^{\circ}$ C, $V_{DD} = 5 V$ . Note 2: Input Current IIN1, IIN3,: The current through resistor is not included, when the input resistor (pull-up or pull-down) is contained. #### **AD Conversion Characteristics** $(V_{SS} = 0 \text{ V}, V_{DD} = 2.2 \text{ to } 5.5 \text{ V}, Topr = -30 \text{ to } 70^{\circ}\text{C})$ | Parameter | Symbol | Conditions | Min | Тур. | Max | Unit | |----------------------------|-------------------|------------------------------------------------------------------------------------|------------------|------|-------------------|------| | A color Before a Veltare | V <sub>AREF</sub> | | 2.2 | _ | V <sub>DD</sub> | ., | | Analog Reference Voltage | V <sub>ASS</sub> | V <sub>ASS</sub> V <sub>SS</sub> | | | V | | | Analog Input Voltage range | V <sub>AIN</sub> | | V <sub>ASS</sub> | _ | V <sub>AREF</sub> | V | | Analog Reference Current | I <sub>REF</sub> | $V_{AREF} = 5.5 \text{ V}, V_{ASS} (V_{SS}) = 0.0 \text{ V}$ | ı | 0.5 | 1.0 | mA | | Nonlinearity Error | | V <sub>DD</sub> = 5.0 V | ı | _ | ± 2 | | | Zero Point Error | | V <sub>AREF</sub> = 5.000 V<br>V <sub>ASS</sub> (V <sub>SS</sub> ) = 0.000 V<br>or | _ | _ | ± 2 | 1.65 | | Full Scale Error | | $V_{DD} = 2.2 \text{ V}$ | _ | _ | ± 2 | LSB | | Total Error | | $V_{AREF} = 2.200 \text{ V}$<br>$V_{ASS} (V_{SS}) = 0.000 \text{ V}$ | | _ | ± 4 | | Note: Quantizing error is not contained in those errors. **Oscillation Stop Detector Characteristics** $(V_{SS} = 0V, Topr = -30 to 70^{\circ}C)$ | Parameter | Symbol | Conditions | | Тур. | Max | Unit | |----------------|--------|----------------------------------------------|---|------|-----|------| | Detection time | | VDD = 2.2 V to 5.5 V (fc = 2 MHz to 4.2 MHz) | 2 | 20 | 400 | . • | | Detection time | CLZ | VDD = 4.5 V to 5.5 (fc = 8 MHz) | 4 | 20 | 400 | μS | AC Characteristics $(V_{SS} = 0 \text{ V}, V_{DD} = 4.5 \text{ to } 5.5 \text{ V}, Topr = -30 \text{ to } 70^{\circ}\text{C})$ | Parameter | Symbol | Conditions | Min | Тур. | Max | Unit | |------------------------------|------------------|------------------------------|-----|------|-----|------| | | | In NORMAL mode | | | | | | Machine Cycle Time | tcy | In IDLE mode | 0.5 | _ | 4 | μS | | High Level Clock Pulse Width | t <sub>WCH</sub> | For external clock operation | | | | | | Low Level Clock Pulse Width | t <sub>WCL</sub> | fc = 8 MHz | 50 | _ | _ | ns | **Recommended Oscillating Conditions** $(V_{SS} = 0 \text{ V}, V_{DD} = 2.2 \text{ to } 5.5 \text{ V}, \text{ Topr} = -30 \text{ to } 70^{\circ}\text{C})$ | Parameter | Oscillator | Oscillation<br>Frequency | | Recommended Oscillator | |----------------|-------------------|---------------------------|------------------|---------------------------------| | High-frequency | Ceramic Resonator | 8 MHz<br>(4.5 V to 5.5 V) | MURATA<br>MURATA | CSTCC8M00G53-R0 CSTLS8M00G53-B0 | | Oscillation | | 4 MHz<br>(2.2 V to 5.5 V) | MURATA<br>MURATA | CSTCR4M00G53-R0 CSTLS4M00G53-B0 | (1) High-frequency Oscillation Note 1: When used in high electric field such as a picture tube, the package is recommended to be electrically shielded to maintain a regular operation. Note 2: The product numbers and specifications of the resonators by Murata Manufacturing Co., Ltd. are subject to change. For up-to-date information, please refer to the following URL;http://www.murata.co.jp/search/index.html