### MS8870 DTMF Receiver

### Features

- Complete DTMF receiver
- Low power consumption
- Adjustable guard time
- Central Office Quality
- CMOS, Single 5V operation



rdering Information MS8870 : 18 PIN DIP PACKAGE

### Description

The MS8870 is a complete DTMF receiver integrating both the bandsplit filter and digital decoder functions, fabricated in double poly technology and is pin and function compatible with MITEL8870. The filter section uses switched capacitor techniques for high and low group filters; the decoder uses digital counting techniques to detect and decode all 16 DTMF tone-pairs into a 4-bit code. External component count is minimized by on chip provision of a differential input amplifier, clock oscillator and latched 3-state bus interface.



Figure 1. Functional Block Diagram

### Pin Description

| Pin # | Name  | Description                                                                                                                                                                                                                                                                                                                                                                             |
|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | IN +  | Non-inverting op-amp input.                                                                                                                                                                                                                                                                                                                                                             |
| 2     | IN -  | Inverting op-amp input.                                                                                                                                                                                                                                                                                                                                                                 |
| 3     | GS    | Gain select. Gives access to output of front end differential amplifier for connection of feedback resistor.                                                                                                                                                                                                                                                                            |
| 4     | VREF  | Reference voltage output, nominally VDD /2 is used to bias inputs at mid-rail (see Fig. 2).                                                                                                                                                                                                                                                                                             |
| 5     | IC    | Internal connection. Must be tied to Vss.                                                                                                                                                                                                                                                                                                                                               |
| 6     | IC    | Internal connection. Must be tied to Vss.                                                                                                                                                                                                                                                                                                                                               |
| 7     | OSC1  | Clock input.                                                                                                                                                                                                                                                                                                                                                                            |
| 8     | OSC2  | Clock output. A 3.5795 MHz crystal connected between OSC1 and OSC2 completes the internal oscillator circuit.                                                                                                                                                                                                                                                                           |
| 9     | Vss   | Negative power supply input.                                                                                                                                                                                                                                                                                                                                                            |
| 10    | TOE   | 3-state output enable (input). Logic high enables the outputs Q1-Q4 Internal pull up.                                                                                                                                                                                                                                                                                                   |
| 11-14 | Q1-Q4 | 3-state data output. When enable by TOE, provide the code corresponding to the last valid tone-pair received (see Fig. 5).                                                                                                                                                                                                                                                              |
| 15    | StD   | Delayed steering output. Presents a logic high when a received tone-pair has been registered and the output latch updated; return to logic low when the voltage on St/GT falls below VTSt.                                                                                                                                                                                              |
| 16    | ESt   | Early steering output. Presents a logic high once the digital algorithm has detected a valid tone pair (signal condition). Any momentary loss of signal condition will cause ESt to return to a logic low.                                                                                                                                                                              |
| 17    | St/GT | Steering input/guard time output (bi-directional). A voltage greater than VTSt detected<br>at St causes the device to register the detected tone pair and update the output latch. A<br>Voltage less than VTSt frees the device to accept a new tone pair. The GT output acts<br>to reset the external steering time-constant; its state is a function of ESt and the<br>voltage on St. |
| 18    | VDD   | Positive power supply input.                                                                                                                                                                                                                                                                                                                                                            |

## Absolute Maximum Ratings

|   | Parameter                    | Min       | Max       | Units |
|---|------------------------------|-----------|-----------|-------|
| 1 | Power supply voltage VDD-Vss |           | 6         | V     |
| 2 | Voltage on any pin           | Vss - 0.3 | VDD + 0.3 | V     |
| 3 | Current at any pin           |           | 10        | mA    |
| 4 | Operating temperature        | -40       | +85       | °C    |
| 5 | Storage temperature          | -65       | +150      | °C    |
| 6 | Package power dissipation    |           | 1000      | mW    |

### **DC Electrical Characteristics**

|    |        | Characteristics              | Sym     | Min  | Тур | Max  | Units | Test Conditions       |
|----|--------|------------------------------|---------|------|-----|------|-------|-----------------------|
| 1  | S<br>U | Operating supply voltage     |         | 4.75 | 5.0 | 5.25 | V     |                       |
| 2  | P<br>P | Operating supply current     | IDD     |      | 3.0 | 9.0  | mA    |                       |
| 3  | L<br>Y | Power consumption            | Ро      |      | 15  | 45   | mW    | f = 3.58 MHz; VDD= 5V |
| 4  | Ι      | High level input             | VIH     | 3.5  |     |      | V     |                       |
| 5  | Ν      | Low level input voltage      | VIL     |      |     | 1.5  | V     |                       |
| 6  | Р      | Input leakage current        | IIH/IIL |      | 0.1 |      | μΑ    | VIN = Vss or VDD      |
| 7  | U      | Pull up (source) current     | Iso     |      | 7.5 |      | μΑ    | TOE (pin 10) = $0 V$  |
| 8  | Т      | Input impedance (IN+, IN-)   | Rin     |      | 10  |      | MΩ    | @ 1 KHz               |
| 9  | S      | Steering threshold voltage   | VTSt    | 2.2  |     | 2.5  | V     |                       |
| 10 | 0      | Low level output voltage     | VOL     |      |     | 0.03 | V     | No load               |
| 11 | U      | High level output voltage    | Voh     | 4.97 |     |      | V     | No load               |
| 12 | Т      | Output low (sink) current    | IOL     | 1    | 2.5 |      | mA    | VOUT = 0.4V           |
| 13 | Р      | Output high (source) current | Іон     | 0.4  | 0.8 |      | mA    | VOUT = 4.6V           |
| 14 | U      | VRef output voltage          | VRef    | 2.4  |     | 2.8  | V     | No load               |
| 15 | T<br>S | VRef output resistance       | Ror     |      | 10  |      | KΩ    |                       |

## Operating Characteristics Gain Setting Amplifier

| Characteristics                | Sym  | Min | Тур | Max | Units | <b>Test Conditions</b>           |
|--------------------------------|------|-----|-----|-----|-------|----------------------------------|
| Input leakage current          | IIN  |     | 100 |     | nA    | $V_{SS} \leq V_{IN} \leq V_{DD}$ |
| Input resistance               | RIN  |     | 10  |     | MΩ    |                                  |
| Input offset voltage           | Vos  |     | 25  |     | mV    |                                  |
| Power supply rejection         | PSRR |     | 60  |     | dB    | 1 KHz                            |
| Common mode rejection          | CMRR |     | 60  |     | dB    | $-3.0V \leq VIN \leq 3.0V$       |
| DC open loop voltage gain      | AVOL |     | 65  |     | dB    |                                  |
| Open loop unity gain bandwidth | fc   |     | 1.5 |     | MHz   |                                  |
| Output voltage swing           | Vo   |     | 4.5 |     | Vpp   | $RL \ge 100 K\Omega$ to Vss      |
| Maximum capacitive load (GS)   | CL   |     | 100 |     | pF    |                                  |
| Maximum resistive load (GS)    | RL   |     | 50  |     | KΩ    |                                  |
| Common mode range              | VCM  |     | 3.0 |     | Vpp   | No Load                          |

Notes: 1. All voltages referenced to Vss unless otherwise noted.

2. Vcc = 5.0V, Vss = 0V,  $T_A = 25$  °C

### AC Electrical Characteristics \*

|    | Characteristics                 | Sym           | Min       | Тур    | Max    | Units | Notes            |
|----|---------------------------------|---------------|-----------|--------|--------|-------|------------------|
| S  |                                 |               | -29       |        |        | dBm   | 1,2,3,5,6,9      |
| Ι  | Valid input signal levels       |               | 27.5      |        |        | mVRMS | 1,2,3,5,6,9      |
| G  | (each tone of composite signal) |               |           |        | +1     | dBm   | 1,2,3,5,6,9      |
| Ν  |                                 |               |           |        | 883    | mVRMS | 1,2,3,5,6,9      |
| Α  | Positive twist accept           |               |           | 10     |        | dB    | 2,3,6,9          |
| L  | Negative twist accept           |               |           | 10     |        | dB    | 2,3,6,9          |
|    | Freq. deviation accept          |               | ±1.5%±2Hz |        |        | Nom.  | 2,3,5,9          |
| С  | Freq. deviation reject          |               | ±3.5%     |        |        | Nom.  | 2,3,5,9          |
| 0  | Third tone tolerance            |               |           | -16    |        | dB    | 2,3,4,5,9,10     |
| Ν  | Noise tolerance                 |               |           | -12    |        | dB    | 2,3,4,5,7,9,10   |
| D. | Dial tone tolerance             |               |           | +22    |        | dB    | 2,3,4,5,8,9,11   |
| Т  | Tone present detect time        | tDP           | 5         | 11     | 14     | ms    | Refer to Fig. 3  |
| Ι  | Tone absent detect time         | tda           | 0.5       | 4      | 8.5    | ms    | Refer to Fig. 3  |
| Μ  | Tone duration accept            | <b>t</b> REC  |           |        | 40     | ms    | User adjustable  |
| Ι  | Tone duration reject            | /trec         | 20        |        |        | ms    | User adjustable  |
| Ν  | Interdigit pause accept         | tid           |           |        | 40     | ms    | User adjustable  |
| G  | Interdigit pause reject         | tdo           | 20        |        |        | ms    | User adjustable  |
| 0  | Propagation delay (St to Q)     | tpq           |           | 8      | 11     | μs    | TOE = VDD        |
| U  | Propagation delay (St to StD)   | <b>t</b> PStD |           | 12     |        | μs    | TOE = VDD        |
| Т  | Output data set up (Q to StD)   | tQStD         |           | 3.4    |        | μs    | TOE = VDD        |
| Р  | Propagation delay (TOE to Q     | <b>t</b> PTE  |           | 50     |        | ns    | $RL = 10K\Omega$ |
| U  | ENABLE)                         |               |           |        |        |       | CL = 50  pF      |
| Т  | Propagation delay (TOE to Q     | <b>t</b> PTD  |           | 300    |        | ns    | $RL = 10K\Omega$ |
| S  | DISABLE)                        |               |           |        |        |       | CL = 50  pF      |
| С  | Crystal / clock frequency       | fc            | 3.5759    | 3.5795 | 3.5831 | MHz   |                  |
| L  | Clock input rise time           | <b>t</b> LHCL |           |        | 110    | ns    | Ext. clock       |
| 0  | Clock input fall time           | <b>t</b> HLCL |           |        | 110    | ns    | Ext. clock       |
| С  | Clock input duty cycle          | DCdl          | 40        | 50     | 60     | %     | Ext. clock       |
| Κ  | Capacitive load (OSC2)          | Clo           |           |        | 30     | pF    |                  |

\* All voltages referenced to Vss unless otherwise noted. Vcc = 5.0V, Vss = 0V, TA =  $25^{\circ}$ C, Fc = 3.579545 MHz, using test circuit shown in Figure 2

#### NOTES

- 1. dBm = decibels above or below a reference power of 1 mW into a 600 ohm load.
- 2. Digit sequence consists of all 16 DTMF tones.
- 3. Tone duration = 40 ms, tone pause = 40 ms.
- 4. Signal condition consists of nominal DTMF frequencies.
- 5. Both tones in composite signal have an equal amplitude.
- 6. Tone pair is deviated by  $\pm$  1.5%  $\pm$  2 Hz.
- 7. Bandwidth limited (3 KHz) Gaussian noise.
- 8. The precise dial tone frequencies are ( 350 Hz and 440 Hz)  $\pm 2\%$ .
- 9. For an error rate of better than 1 in 10,000.
- 10. Referenced to lowest level frequency component in DTMF signal.
- 11. Referenced to the minimum valid accept level.



Figure 2. Single Ended Input Configuration



Figure 3. Timing Diagram

#### **EXPLANATION OF EVENTS**

- A) Short tone bursts: detected. Tone duration is invalid.
- B) Tone #n is detected. Tone duration is valid. Decoded to outputs.
- C) End of Tone #n is detected and validated.
- D) 3-State outputs disable ( high impedance).
- E) Tone #n + 1 is detected. Tone duration is valid. Decoded to outputs.
- F ) Tristate outputs are enabled. Acceptable drop out of Tone #n + 1 does not register at outputs.
- G) End of Tone #n + 1 is detected and validated.

### MS8870 DTMF Receiver

#### **Functional Description**

The MS8870 monolithic DTMF receiver offers small size, low power consumption and high performance. Its architecture consists of a bandsplit filter section, which separates the high and low group tones, followed by digital counting section which verifies the frequency and duration of the received tones before passing the corresponding code to the output bus.

#### **Filter Section**

Separation of the low-group and high-group tones is achieved by applying the DTMF signal to the inputs of two filters — a sixth order for the high group and an eighth order for the low group. The bandwidths of which correspond to the low and high group frequencies. The filter section also incorporates notches at 350 and 440 Hz for exceptional dial tone rejection (see Fig. 4). Each filter output is followed by a single order switched capacitor filter section which smoothes the signals prior to limiting. Limiting is performed by high-gain comparators which are provided with hysteresis to prevent detection of unwanted low-level signals. The outputs of the comparators provide full rail logic swings at the frequencies of the incoming DTMF signals.

#### **Decoder Section**



Figure 4. 6TH Order Bandpass

The decoder uses digital counting techniques to determine the frequencies of limited tones and to verify that they correspond to standard DTMF frequencies. A complex averaging algorithm protects against tone simulation by extraneous signals, such as voice, while providing tolerance to small frequency deviations and variations. This averaging algorithm has been developed to ensure an optimum combination of immunity to "talk-off" and tolerance to the presence of interfering signals ("third tones") and noise. When the detector recognizes the simultaneous presence of two valid tone (referred to as "signal condition" in some industry specifications), it raises the "early steering" flag (ESt). Any subsequent loss of signal-condition will cause ESt to fall.

| FLOW | Fhigh | NO | TOE | Q4 | Q3 | Q2 | Q1 |
|------|-------|----|-----|----|----|----|----|
| 697  | 1209  | 1  | Н   | 0  | 0  | 0  | 1  |
| 697  | 1336  | 2  | Н   | 0  | 0  | 1  | 0  |
| 697  | 1477  | 3  | Н   | 0  | 0  | 1  | 1  |
| 770  | 1209  | 4  | Н   | 0  | 1  | 0  | 0  |
| 770  | 1336  | 5  | Н   | 0  | 1  | 0  | 1  |
| 770  | 1477  | 6  | Н   | 0  | 1  | 1  | 0  |

| 852 | 1209 | 7 | Н | 0 | 1 | 1 | 1 |
|-----|------|---|---|---|---|---|---|
| 852 | 1336 | 8 | Н | 1 | 0 | 0 | 0 |
| 852 | 1477 | 9 | Н | 1 | 0 | 0 | 1 |
| 941 | 1336 | 0 | Н | 1 | 0 | 1 | 0 |
| 941 | 1209 | * | Н | 1 | 0 | 1 | 1 |
| 941 | 1477 | # | Н | 1 | 1 | 0 | 0 |
| 697 | 1633 | А | Н | 1 | 1 | 0 | 1 |
| 770 | 1633 | В | Н | 1 | 1 | 1 | 0 |

MS8870 DTMF Receiver

| 852 | 1633 | С   | Н | 1 | 1 | 1 | 1 |
|-----|------|-----|---|---|---|---|---|
| 941 | 1633 | D   | Н | 0 | 0 | 0 | 0 |
|     |      | ANY | L | Ζ | Z | Z | Z |





Figure 6. Basic Steering Circuit

#### **Steering Circuit**

Before registration of a decoded tone pair, the receiver checks for a valid signal duration (referred to as character recognition condition). This check is performed by an external RC time constant driven by ESt. A logic high on ESt causes Vc (see Fig. 6) to rise as the capacitor discharges.

Provided signal condition is maintained (ESt remains high) for the validation period (tGTP), Vc reaches the threshold (VTSt) of the steering logic to register the tone pair, latching its corresponding 4-bit code (see Fig. 5) into the output latch. At this point the GT output is activated and drives Vc to VDD. GT continues to drive high as long as ESt remains high. Finally, after a short delay to allow the output latch to settle, the delayed steering output flag (StD) goes high, signaling that a received tone pair has been registered. The contents of the output latch are made available on the 4-bit output bus by raising the three state control input (TOE) to a logic high. The steering circuit works in reverse to validate the interdigit pause between signals. Thus, as well as rejecting signals too short to be considered valid, the receiver will tolerate signal interruptions (drop out) too short to be considered a valid pause. This facility, together with the capability of selecting the steering time constants externally, allows the designer to tailor performance to meet a wide variety of system requirements.

#### **Guard Time Adjustment**

In many situations not requiring selection of tone duration and interdigital pause, the simple steering circuit shown in Fig. 6 is applicable. Component values are chosen according to the formula : tREC = tPD + tGPTtID = tDA + tGTA

The value of top is a device parameter (see table) and tREC is the minimum signal duration to be recognized by the receiver. A value for C of 0.1  $\mu$ F is recommended for most applications, leaving R to be selected by the designer.



Figure 7. Guard Time Adjustment

Different steering arrangements may be used to select independently the guard times for tone present (tGTP) and tone absent (tGTA). This may be necessary to meet system specifications which place both accept and reject limits on both tone duration and interdigital pause. Guard time adjustment also allows the designer to tailor system parameters such as talk off and noise immunity. Increasing tREC improves talk-off performance since it reduces the probability that tones simulated by speech will maintain signal condition long enough to be registered. Alternatively, a relatively short tREC with noisy environments where fast acquisition time and immunity to tone drop-outs are required. Design information for guard time adjustment is shown in Figure 7.

#### **Differential Input Configuration**

### MS8870 DTMF Receiver



Figure 8. Differential Input Configuration

The input arrangement of the MS8870 provides a differential-input operational amplifier as well as a bias source (V<sub>Ref</sub>) which is used to bias the inputs at mid-rail. Provision is made for connection of a feedback resistor to the op-amp output (GS) for adjustment of gain. In a single-ended configuration, the input pins are connected as shown in Fig. 2 with the op-amp connected for unity gain and V<sub>Ref</sub> biasing the input at  $\frac{1}{2}$  VDD. Fig. 8 shows the differential configuration, which permits the adjustment of gain with the feedback resistor R5.