

## FDP4020P/FDB4020P

## P-Channel 2.5V Specified Enhancement Mode Field Effect Transistor

## **General Description**

This P-Channel low threshold MOSFET has been designed for use as a linear pass element for low voltage outputs. In addition, the part may be used as a low voltage load switch when switching outputs on or off for power management. The part may also be used in conjunction with DC-DC converters requiring P-Channel.

### **Features**

- 16 A, -20 V.  $R_{DS(on)}$  = 0.08  $\Omega$  @  $V_{GS}$  = -4.5 V  $R_{DS(on)}$  = 0.11  $\Omega$  @  $V_{GS}$  = -2.5 V.
- Critical DC electrical parameters specified at elevated temperature.
- High density cell design for extremely low R<sub>DS(on)</sub>
- TO-220 and TO-263 (D<sup>2</sup>PAK) package for both through hole and surface mount applications.
- 175°C maximum junction temperature rating.







Absolute Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted

| Symbol            | Parameter                                        | FDP4020P    | FDB4020P | Units |
|-------------------|--------------------------------------------------|-------------|----------|-------|
| V <sub>DSS</sub>  | Drain-Source Voltage                             | -2          | 0        | V     |
| V <sub>GSS</sub>  | Gate-Source Voltage                              | ±           | 8        | V     |
| I <sub>D</sub>    | Drain Current - Continuous                       | -1          | 6        | А     |
|                   | - Pulsed                                         | -4          | 8        |       |
| P <sub>D</sub>    | Total Power Dissipation @ T <sub>C</sub> = 25°C  | 37          | .5       | W     |
|                   | Derate above 25°C                                | 0.3         | 25       | W/°C  |
| $T_J$ , $T_{STG}$ | Operating and Storage Junction Temperature Range | -65 to +175 |          | °C    |
| Therma            | I Characteristics                                |             |          |       |

| _R <sub>θJC</sub> | Thermal Resistance, Junction-to- Case    | 4        | ∘C/W |    |      |
|-------------------|------------------------------------------|----------|------|----|------|
| $R_{	heta^{JA}}$  | Thermal Resistance, Junction-to- Ambient | (Note 1) | 62.5 | 40 | °C/W |

**Package Outlines and Ordering Information** 

| Device Marking | Device   | Reel Size | Tape Width | Quantity   |
|----------------|----------|-----------|------------|------------|
| FDP4020P       | FDP4020P | 13"       | 12mm       | 2500 units |

| Symbol              | Parameter                                         | Test Conditions                                                                                                                                                             | Min  | Тур                     | Max                   | Units |
|---------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------------|-----------------------|-------|
| Off Char            | acteristics                                       |                                                                                                                                                                             |      |                         |                       |       |
| BV <sub>DSS</sub>   | Drain-Source Breakdown<br>Voltage                 | $V_{GS}$ = 0 V, $I_D$ = -250 $\mu A$                                                                                                                                        | -20  |                         |                       | V     |
| ABVDSS<br>∆TJ       | Breakdown Voltage Temperature Coefficient         | I <sub>D</sub> = -250 μA, Referenced to 25°C                                                                                                                                |      | -28                     |                       | mV/∘C |
| I <sub>DSS</sub>    | Zero Gate Voltage Drain Current                   | V <sub>DS</sub> = -16 V, V <sub>GS</sub> = 0 V                                                                                                                              |      |                         | -1                    | μΑ    |
| I <sub>GSSF</sub>   | Gate-Body Leakage Current,<br>Forward             | $V_{GS} = 8 \text{ V}, V_{DS} = 0 \text{ V}$                                                                                                                                |      |                         | 100                   | nA    |
| $I_{GSSR}$          | Gate-Body Leakage Current,<br>Reverse             | $V_{GS} = -8 \text{ V}, V_{DS} = 0 \text{ V}$                                                                                                                               |      |                         | -100                  | nA    |
| On Char             | acteristics (Note 2)                              |                                                                                                                                                                             |      |                         |                       |       |
| $V_{GS(th)}$        | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_{D} = -250 \mu\text{A}$                                                                                                                                 | -0.4 | -0.58                   | -1                    | V     |
| ΔVGS(th)<br>ΔT,J    | Gate Threshold Voltage<br>Temperature Coefficient | $I_D$ = -250 $\mu$ A, Referenced to 25°C                                                                                                                                    |      | 2                       |                       | mV/°C |
| R <sub>DS(on)</sub> | Static Drain-Source<br>On-Resistance              | $V_{GS} = -4.5 \text{ V}, I_D = -8 \text{ A},$<br>$V_{GS} = -4.5 \text{ V}, I_D = -8 \text{ A}, T_J = 125^{\circ}\text{C}$<br>$V_{GS} = -2.5 \text{ V}, I_D = -7 \text{ A}$ |      | 0.068<br>0.098<br>0.096 | 0.08<br>0.13<br>0.110 | Ω     |
| I <sub>D(on)</sub>  | On-State Drain Current                            | V <sub>GS</sub> = -4.5 V, V <sub>DS</sub> = -5 V                                                                                                                            | -20  |                         |                       | Α     |
| <b>g</b> FS         | Forward Transconductance                          | V <sub>DS</sub> = -5 V, I <sub>D</sub> = -8 A                                                                                                                               |      | 14                      |                       | S     |
| Dynamic             | Characteristics                                   |                                                                                                                                                                             |      |                         |                       |       |
| C <sub>iss</sub>    | Input Capacitance                                 | $V_{DS} = -10 \text{ V}, V_{GS} = 0 \text{ V},$                                                                                                                             |      | 665                     |                       | pF    |
| Coss                | Output Capacitance                                | f = 1.0 MHz                                                                                                                                                                 |      | 270                     |                       | pF    |
| C <sub>rss</sub>    | Reverse Transfer Capacitance                      |                                                                                                                                                                             |      | 70                      |                       | pF    |
| Switchin            | q Characteristics (Note 2)                        |                                                                                                                                                                             |      |                         |                       |       |
| t <sub>d(on)</sub>  | Turn-On Delay Time                                | $V_{DD} = -5 \text{ V}, I_D = -1 \text{ A},$                                                                                                                                |      | 8                       | 16                    | ns    |
| t <sub>r</sub>      | Turn-On Rise Time                                 | $V_{GS} = -4.5 \text{ V}, R_{GEN} = 6 \Omega$                                                                                                                               |      | 24                      | 38                    | ns    |
| t <sub>d(off)</sub> | Turn-Off Delay Time                               |                                                                                                                                                                             |      | 50                      | 80                    | ns    |
| t <sub>f</sub>      | Turn-Off Fall Time                                |                                                                                                                                                                             |      | 29                      | 45                    | ns    |
| Q <sub>g</sub>      | Total Gate Charge                                 | $V_{DS} = -5 V$ ,                                                                                                                                                           |      | 9.5                     | 13                    | nC    |
| Q <sub>gs</sub>     | Gate-Source Charge                                | $I_D = -16 \text{ A}, V_{GS} = -4.5 \text{ V}$                                                                                                                              |      | 1.3                     |                       | nC    |
| $Q_{\text{gd}}$     | Gate-Drain Charge                                 |                                                                                                                                                                             |      | 2.2                     |                       | nC    |
| Drain-So            | urce Diode Characteristics                        | s and Maximum Ratings                                                                                                                                                       |      |                         |                       |       |
| Is                  | Maximum Continuous Drain-Sour                     | ce Diode Forward Current (Note 2)                                                                                                                                           |      |                         | -16                   | Α     |
| I <sub>SM</sub>     | Maximum Pulsed Drain-Source D                     | iode Forward Current (Note 2)                                                                                                                                               |      |                         | -48                   |       |
| $V_{SD}$            | Drain-Source Diode Forward<br>Voltage             | $V_{GS} = 0 \text{ V}, I_{S} = -16 \text{ A}$ (Note 2)                                                                                                                      |      |                         | -1.2                  | V     |

## Notes:

R<sub>θ,JA</sub> is the sum of the juntion-to-case and case-to-ambient thermal resistance. For T0-263 the device is mounted on circuit board with a 1in² pad of 2 oz. copper.
 Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2.0%

## **Typical Characteristics**



Figure 1. On-Region Characteristics.



Figure 3. On-Resistance Variation with Temperature.



Figure 5. Transfer Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

## Typical Characteristics (continued)





Figure 7. Gate-Charge Characteristics.



Figure 8. Capacitance Characteristics.



Figure 9. Maximum Safe Operating Area.





Figure 11. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in Note 1. Transient themal response will change depending on the circuit board design.



## TO-220 Tape and Reel Data and Package Dimensions, continued

# TO-220 (FS PKG Code 37)



2. DIMENSION BASED ON JEDEC STANDARD TO-220 VARIATION AB, ISSUE J, DATED 3/24/87



Scale 1:1 on letter size paper
Dimensions shown below are in:
inches [millimeters]

Part Weight per unit (gram): 1.4378



### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

 $E^2CMOS^{TM}$  PowerTrench<sup>TM</sup>

FACT™ QFET™ FACT Quiet Series™ QS™

 $\begin{array}{lll} \mathsf{FAST}^{\circledast} & \mathsf{Quiet}\,\mathsf{Series}^{\mathsf{TM}} \\ \mathsf{FASTr}^{\mathsf{TM}} & \mathsf{SuperSOT}^{\mathsf{TM}}\text{-}3 \\ \mathsf{GTO}^{\mathsf{TM}} & \mathsf{SuperSOT}^{\mathsf{TM}}\text{-}6 \\ \mathsf{HiSeC}^{\mathsf{TM}} & \mathsf{SuperSOT}^{\mathsf{TM}}\text{-}8 \\ \end{array}$ 

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |