## DC-DC CONVERTER CONTROL IC

## DESCRIPTION

The $\mu$ PC1935 is a low-voltage input DC-DC converter control IC that can configure a three-output (step-up $\times 2$, inverted output $\times 1$ ) DC-DC converter at an input voltage of $3,3.3$, or 5 V .

Because of its wide operating voltage range, this IC can also be used to control DC-DC converters using an AC adapter for input.

## FEATURES

- Low supply voltage: 2.5 V (MIN.)
- Operating voltage range: 2.5 to 20 V (breakdown voltage: 30 V )
- Can control three output channels.
- Timer latch circuit for short-circuit protection.
- Ceramic capacitor with low capacitance ( $0.1 \mu \mathrm{~F}$ ) can be used for short-circuit protection.
- Dead times of channels 2 (step-up) and 3 (inverted output) can be set from external resistors. Dead time of channel 1 (step-up) is internally fixed to $85 \%$.
- Soft start of each channel can be set independently.
- Each channel can be turned ON/OFF independently.


## ORDERING INFORMATION

| Part Number | Package |
| :---: | :---: |
| $\mu$ PC1935GR | 16-pin plastic TSSOP $(5.72 \mathrm{~mm}(225))$ |

[^0]
## BLOCK DIAGRAM



## PIN CONFIGURATION (Top view)

16-pin plastic TSSOP ( 5.72 mm (225))

- $\mu$ PC1935GR



## PIN FUNCTIONS

| Pin No. | Symbol | Function | Pin No. | Symbol | Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Vcc | Power supply | 9 | $\mathrm{OUT}_{2}$ | Channel 2 open-drain output |
| 2 | $V_{\text {ReF }}$ | Reference voltage output | 10 | FB2 | Channel 2 error amplifier output |
| 3 | RT | Frequency setting resistor connection | 11 | 112 | Channel 2 error amplifier inverted input |
| 4 | GND | Ground | 12 | $\mathrm{DTC}_{2}$ | Channel 2 dead time setting |
| 5 | DLY | Short-circuit protection/channel 1 soft start capacitor connection | 13 | $\mathrm{OUT}_{3}$ | Channel 3 open-drain output |
| 6 | 111 | Channel 1 error amplifier inverted input | 14 | FB3 | Channel 3 error amplifier output |
| 7 | FB1 | Channel 1 error amplifier output | 15 | 113 | Channel 3 error amplifier inverted input |
| 8 | OUT ${ }_{1}$ | Channel 1 open-drain output | 16 | $\mathrm{DTC}_{3}$ | Channel 3 dead time setting |

## CONTENTS

1. ELECTRICAL SPECIFICATIONS ..... 5
^ 2. CONFIGURATION AND OPERATION OF EACH BLOCK ..... 11
2.1 Reference Voltage Generator ..... 12
2.2 Oscillator ..... 12
2.3 Under Voltage Lock-out Circuit ..... 12
2.4 Error Amplifiers ..... 12
2.5 PWM Comparators ..... 12
2.6 Timer Latch-Method Short Circuit Protection Circuit ..... 13
2.7 Output Circuit. ..... 13

* 3. NOTES ON USE ..... 14
3.1 Setting the Output Voltage ..... 14
3.2 Setting the Oscillation Frequency ..... 15
3.3 Preventing Malfunction of the Timer Latch-Method Short Circuit Protection Circuit. ..... 15
3.4 Connecting Unused Error Amplifiers ..... 16
3.5 ON/OFF Control ..... 17
3.5.1 Channel 1 (for step-up) ..... 17
3.5.2 Channel 2 (for step-up) ..... 18
3.5.3 Channel 3 (for inverted output) ..... 19
3.6 Maximum Duty Limit ..... 20
3.7 Notes on Actual Pattern Wiring ..... 20
* 4. APPLICATION EXAMPLE ..... 21
4.1 Application Example ..... 21
4.2 List of External Parts ..... 22

5. PACKAGE DRAWING ..... 23
6. RECOMMENDED SOLDERING CONDITIONS ..... 24

## 1. ELECTRICAL SPECIFICATIONS

Absolute Maximum Ratings (unless otherwise specified, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Parameter | Symbol | Ratings | Unit |
| :--- | :--- | :---: | :---: |
| Supply voltage | Vcc | 30 | V |
| Output voltage | Vo | 30 | V |
| Output current (open drain output) | lo | 21 | mA |
| Total power dissipation | $\mathrm{P}_{\mathrm{T}}$ | 400 | mW |
| Operating ambient temperature | $\mathrm{T}_{\text {A }}$ | -20 to +85 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | -55 to +150 | ${ }^{\circ} \mathrm{C}$ |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

Recommended Operating Conditions

| Parameter | Symbol | MIN. | TYP. | MAX. | Unit |
| :--- | :--- | :--- | :--- | :---: | :---: |
| Supply voltage | Vcc | 2.5 |  | 20 |  |
| Output voltage | Vo | 0 |  | 20 | V |
| Output current | lo |  | 20 | mA |  |
| Operating temperature | $T_{A}$ | -20 |  | +85 | ${ }^{\circ} \mathrm{C}$ |
| Oscillation frequency | fosc | 20 |  | 800 | kHz |

$\star$ Caution The recommended operating range may be exceeded without causing any problems provided that the absolute maximum ratings are not exceeded. However, if the device is operated in a way that exceeds the recommended operating conditions, the margin between the actual conditions of use and the absolute maximum ratings is small, and therefore thorough evaluation is necessary. The recommended operating conditions do not imply that the device can be used with all values at their maximum values.

Electrical Characteristics (unless otherwise specified, $\mathrm{T}_{\mathrm{A}}=\mathbf{2 5}^{\circ} \mathrm{C}$, $\mathrm{Vcc}=\mathbf{3 V}$, fosc $=\mathbf{1 0 0} \mathbf{k H z}$ )

| Block | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Under voltage lock-out section | Start-up voltage | Vcc (L-H) | I REF $=0.1 \mathrm{~mA}$ |  | 1.57 |  | V |
|  | Operation stop voltage | $\mathrm{VCC}(\mathrm{H}-\mathrm{L})$ | I Ref $=0.1 \mathrm{~mA}$ |  | 1.5 |  | V |
|  | Hysteresis voltage | $\mathrm{V}_{\mathrm{H}}$ | IREF $=0.1 \mathrm{~mA}$ | 30 | 70 |  | mV |
|  | Reset voltage (timer latch) | VCCR | $\mathrm{I}_{\text {REF }}=0.1 \mathrm{~mA}$ |  | 1.0 |  | V |
| Reference <br> voltage <br> section | Reference voltage | Vref | $I_{\text {ref }}=1 \mathrm{~mA}$ | 2.0 | 2.1 | 2.2 | V |
|  | Line regulation | REGIN | 2.5 V $\leq \mathrm{V}_{\mathrm{cc}} \leq 20 \mathrm{~V}$ |  | 2 | 12.5 | mV |
|  | Load regulation | REGL | $0.1 \mathrm{~mA} \leq 1 \mathrm{l} E \mathrm{~F} \leq 1 \mathrm{~mA}$ |  | 1 | 7.5 | mV |
|  | Temperature coefficient | $\Delta \mathrm{V}_{\text {ref }} / \Delta \mathrm{T}$ | $-20^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}, \mathrm{I}_{\text {Ref }}=0 \mathrm{~A}$ |  | 0.5 |  | \% |
| Oscillation section | fosc setting accuracy | $\Delta \mathrm{fosc}$ | $\mathrm{R}_{\mathrm{T}}=18 \mathrm{k} \Omega$ | -20 |  | +30 | \% |
|  | fosc total stability | $\Delta \mathrm{fosc}$ | $\begin{aligned} & -20^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}, \\ & 2.5 \mathrm{~V} \leq \mathrm{V} \mathrm{cc} \leq 20 \mathrm{~V} \end{aligned}$ | -30 |  | +50 | \% |
| Duty setting section | Input bias current | Ibd | (Channels 2 and 3 only) |  |  | 1.0 | $\mu \mathrm{A}$ |
|  | Channel 1 maximum duty | Dмax. |  |  | 85 |  | \% |
|  | Channel 1 soft start time | tss | $\mathrm{Coly}=0.1 \mu \mathrm{~F}$ |  | 50 |  | ms |
|  | Low-level threshold voltage | $\mathrm{V}_{\text {TH (L) }}$ | $\begin{aligned} & \text { Duty }=0 \% \text { (channels } 1 \text { and2) } \\ & \text { Duty }=100 \% \text { (channel 3) } \end{aligned}$ |  | 1.2 |  | V |
|  | High-level threshold voltage | $\mathrm{V}_{\text {TH (H) }}$ | $\begin{aligned} & \text { Duty }=100 \% \text { (channel 2) } \\ & \text { Duty }=0 \% \text { (channel 3) } \end{aligned}$ |  | 1.6 |  | V |
| Error <br> amplifier <br> section | Input threshold voltage | $\mathrm{V}_{\text {ITH }}$ |  | 0.285 | 0.3 | 0.315 | V |
|  | Input bias current | IB |  | -100 |  | +100 | nA |
|  | Open loop gain | $\mathrm{A}_{v}$ | V o $=0.3 \mathrm{~V}$ | 70 | 80 |  | dB |
|  | Unity gain | funity | $\mathrm{Vo}=0.3 \mathrm{~V}$ |  | 1.5 |  | MHz |
|  | Maximum output voltage (+) | Vom ${ }^{+}$ | $\mathrm{lo}=-45 \mu \mathrm{~A}$ | 1.6 | 2 |  | V |
|  | Maximum output voltage (-) | Vом ${ }^{-}$ | $\mathrm{lo}=45 \mu \mathrm{~A}$ |  | 0.02 | 0.5 | V |
|  | Maximum sink current | Iosink | $\mathrm{V}_{\mathrm{Fb}}=0.5 \mathrm{~V}$ | 0.8 | 1.4 |  | $\mu \mathrm{A}$ |
|  | Output source current | losource | $\mathrm{V}_{\mathrm{Fb}}=1.6 \mathrm{~V}$ |  | -70 | -45 | $\mu \mathrm{A}$ |
| Output <br> section | Output ON voltage | VoL | $\mathrm{RL}=150 \Omega$ |  | 0.2 | 0.6 | V |
|  | Rise time | tr | $\mathrm{RL}=150 \Omega$ |  | 50 |  | ns |
|  | Fall time | $t_{f}$ | $\mathrm{RL}=150 \Omega$ |  | 50 |  | ns |
| Short-circuit protection section | Input sense voltage | $\mathrm{V}_{\text {TH1 }}$, $\mathrm{V}_{\text {TH2 }}$ | Channels 1 and 2 | 1.75 | 1.9 | 2.05 | V |
|  |  | $\mathrm{V}_{\text {т }}$ 3 | Channel 3 | 0.5 | 0.63 | 0.75 | V |
|  | UV sense voltage | Vuv |  |  | 0.8 | 0.85 | V |
|  | Source current on short-circuiting | louv |  | 1.0 | 1.6 | 2.7 | $\mu \mathrm{A}$ |
|  | Delay time | toly | Coly $=0.1 \mu \mathrm{~F}$ |  | 50 |  | ms |
| Overall | Circuit operation current | Icc | $\mathrm{Vcc}=3 \mathrm{~V}$ | 1.8 | 3.1 | 5.1 | mA |

## Caution Connect a capacitor of 0.01 to $10 \mu \mathrm{~F}$ to the Vref pin.




Typical Characteristic Curves (unless otherwise specified, $\mathrm{V} c \mathrm{c}=3 \mathrm{~V}, \mathrm{fosc}=100 \mathrm{kHz}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ) (Nominal)


Vref vs $\mathrm{T}_{\mathrm{A}}$

$\Delta$ fosc vs TA


Vref vs Vcc




$\mathrm{V}_{\mathrm{TH}}(\mathrm{H})$ vs $\mathrm{T}_{\mathrm{A}}$







## * 2. CONFIGURATION AND OPERATION OF EACH BLOCK

Figure 2-1 Block Diagram


### 2.1 Reference Voltage Generator

The reference voltage generator is comprised of a band-gap reference circuit, and outputs a temperature-compensated reference voltage ( 2.1 V ). The reference voltage can be used as the power supply for internal circuits, or as a reference voltage, and can also be accessed externally via the Vref pin (pin 2).

### 2.2 Oscillator

The oscillator self-oscillates if a timing resistor is attached to the Rt pin (pin 3). This oscillator waveform is input to the inverted input pins (channel 1 and 2) or non-inverted input pin (channel 3) of the three PWM comparators to determine the oscillation frequency.

### 2.3 Under Voltage Lock-out Circuit

The under voltage lock-out circuit prevents malfunctioning of the internal circuits when the supply voltage is low, such as when the supply voltage is first applied, or when the power supply is interrupted. When the voltage is low, the three output transistors are cut off at the same time.

### 2.4 Error Amplifiers

The non-inverted input pins of the error amplifiers $E / A_{1}, E / A_{2}$, and $E / A_{3}$ are connected internally to 0.3 V (the input threshold voltages are all 0.3 V (TYP.)). The circuits of the error amplifiers $E / A_{1}, E / A_{2}$, and $E / A_{3}$ are exactly the same. The first stage of the error amplifier is a P-channel MOS transistor input.

### 2.5 PWM Comparators

The output ON duty is controlled according to the outputs of the error amplifiers and the voltage input to the Dead Time Control pin (fixed internally for channel 1).
A triangular waveform is input to the inverted pin, and the error amplifier output and Dead Time Control pin voltage (fixed internally for channel 1) are input to the non-inverted pins of the PWM comparators for channel 1 and channel 2. Therefore, the output transistor ON period is the period when the triangular waveform is lower than the error amplifier output and Dead Time Control pin voltage (fixed internally for channel 1).

Channel 3 is the logical inverse of channel 1 and channel 2. Consequently, the triangular waveform is input to the noninverted input pin, and the error amplifier output and Dead Time Control pin voltage are input to the inverted input pins of the PWM comparator for channel 3. Therefore, the transistor ON period is the period when the triangular waveform is higher than the error amplifier output and Dead Time Control pin voltage (refer to Timing Charts).

### 2.6 Timer Latch-Method Short Circuit Protection Circuit

When the outputs of the converters for each channel drop, the FB outputs of the error amplifiers of those outputs go high ( $\mathrm{FB}_{3}$ output goes low). If the FB output exceeds the timer latch input detection voltage ( $\mathrm{V}_{\mathrm{tH}}=1.9 \mathrm{~V}$ ) ( FB 3 output goes lower than the timer latch input detection voltage $\left(\mathrm{V}_{\mathrm{TH}}=0.63 \mathrm{~V}\right)$ ), then the output of the SCP comparator goes low, and $\mathrm{Q}_{1}$ goes off.

When Q1 turns OFF, the constant-current supply charges Coly via the DLY pin. The DLY pin is internally connected to a flip-flop. When the DLY pin voltage reaches the UV detection voltage (Vuv = 0.8 V (TYP.)), the output Q of the flip-flop goes low, and the output stage of each channel is latched to OFF (refer to Figure 2-1 Block Diagram).
The logic of channels 1 and 2 is reverse to that of channel 3 . Consequently, an inverter circuit is inserted between the FB output of channels 1 and 2, and SCP comparator input.

Make the power supply voltage briefly less than the reset voltage (Vccr, 1.0 V TYP.) to reset the latch circuit when the short-circuit protection circuit has operated.

### 2.7 Output Circuit

The output circuit has an N -channel open-drain output providing an output withstand voltage of 30 V (absolute maximum rating), and an output current of 21 mA (absolute maximum rating).

## * 3. NOTES ON USE

### 3.1 Setting the Output Voltage

Figure 3-1 illustrates the method of setting the output voltage. The output voltage is obtained using the formula shown in the figure.

The input threshold value of the error amplifier is 0.3 V (TYP.) for all the error amplifiers, $E / A_{1}, E / A_{2}$, and $E / A_{3}$. Therefore, select a resistor value that gives this voltage.

Figure 3-1 Setting the Output Voltage
(1) When setting a positive output voltage using error amplifier $E / A_{1}$.

(2) When setting a positive output voltage using error amplifier $\mathbf{E} / \mathbf{A}_{2}$.

(3) When setting a negative output voltage using error amplifier $\mathrm{E} / \mathrm{A}_{3}$.


### 3.2 Setting the Oscillation Frequency

Choose RT according to the oscillation frequency (fosc) vs timing resistor ( $\mathrm{RT}_{\mathrm{T}}$ ) characteristics (refer to Typical Characteristics Curves fosc vs $\mathbf{R T}$ ). The formula below (3-1) gives an approximation of fosc. However, the result of formula $3-1$ is only an approximation, and the value must be confirmed in actual operation, especially for high-frequency operation.

$$
\begin{equation*}
\operatorname{fosc}[\mathrm{Hz}] \cong 1.856 \times 10^{9} / \operatorname{Rt}[\Omega] \tag{3-1}
\end{equation*}
$$

### 3.3 Preventing Malfunction of the Timer Latch-Method Short Circuit Protection Circuit

The timer latch short-circuit protection circuit operates when the error amplifier outputs of channel 1 or channel 2 (pin 7 and 10) exceed approximately 1.9 V , or when the error amplifier output of channel 3 (pin 14) goes below approximately 0.63 V , and cuts off the output. However, if the rise of the power supply voltage is fast, or if there is noise on the DLY pin (pin 5), the latch circuit may malfunction and cut the output off.

To prevent this, keep the wiring impedance between the DLY pin and the GND pin (pin 4) low, and avoid applying noise to the DLY pin.

### 3.4 Connecting Unused Error Amplifiers

When the unused circuit of the three control circuits provided internally is error amplifier $E / A_{2}$, connect the circuit in such a way as to make sure that the output of the error amplifier is low. When the unused circuit is error amplifier $\mathrm{E} / \mathrm{A}_{3}$, connect the circuit in such a way as to make sure that the output of the error amplifier is high. In the case of error amplifier $E / A_{1}$, the Dead Time Control pin is fixed internally, so be sure to always use this amplifier.

Figure 3-2 shows examples of how to connect unused error amplifiers.

Figure 3-2 Examples of Connecting Unused Error Amplifiers

(2) Error amplifier E/A3


### 3.5 ON/OFF Control

### 3.5.1 Channel 1 (for step-up)

The ON/OFF signal control method of the output oscillation of channel 1 is to input the ON/OFF signal from $\mathrm{ON}_{1}$ as shown in Figure 3-3. For channel 1, soft start or timer latch (SCP) is internally selected. Soft start is executed when the first start signal is input. When the end of soft start is detected, the soft start select switch is turned OFF and the timer latch circuit operates.

Figure 3-3 ON/OFF Control (channel 1 for step-up)

(1) When $\mathrm{ON}_{1}$ is high: OFF status

Q11: ON $\rightarrow$ DLY pin: Low level $\rightarrow$ Output duty of PWM comparator: $0 \%$
$\mathrm{D}_{11}: \mathrm{ON} \rightarrow \mathrm{l}_{11}$ pin: High level $\rightarrow$ FB1 output: Low level

## (2) When $\mathrm{ON}_{1}$ is low: ON status (start up)

$Q_{11}:$ OFF $\rightarrow$ CdLY is charged in the sequence of $\left[V_{\text {REF }} \rightarrow R_{1} \rightarrow\right.$ SW $\rightarrow$ DLY pin $\left.\rightarrow C_{\text {dLr }}\right] \rightarrow$ Soft start
$\mathrm{D}_{11}:$ OFF $\rightarrow \mathrm{l}_{11}$ pin: Low level $\rightarrow$ FB ${ }_{1}$ output: High level
(3) When $\mathrm{ON}_{1}$ goes high again after start up (SW: OFF): OFF status

Q11: ON $\rightarrow$ DLY pin: Low level (Nothing happens because SW is OFF.)
$\mathrm{D}_{11}: \mathrm{ON} \rightarrow \mathrm{l}_{11}$ pin: High level $\rightarrow$ FB1 output: Low level $\rightarrow$ PWM comparator output duty: 0 \%
$\rightarrow$ Converter output voltage (Vo1) drops.

Caution Even if start up is executed by making ON 1 low again after (3), soft start is not executed because the soft start select switch (SW) remains OFF. To execute soft start of channel 1 again, drop Vcc to 0 V once.

### 3.5.2 Channel 2 (for step-up)

The ON/OFF signal control method of the output oscillation of channel 2 is to input the ON/OFF signal from $\mathrm{ON}_{2}$ as shown in Figure 3-4. The PWM converter can be turned ON/OFF by controlling the level of the DTC2 pin. However, it is necessary to keep the level of the FB2 output low (the SCP comparator input high) so that the timer latch does not start when the PWM converter is OFF. In this circuit example, the FB2 output level is controlled by controlling the level of the li2 pin.

Figure 3-4 ON/OFF Control (channel 2: step-up)

(1) When $\mathrm{ON}_{2}$ is high: OFF status

Q21: ON $\rightarrow$ DTC2 pin: Low level $\rightarrow$ Output duty of PWM comparator: $0 \%$
D21: ON $\rightarrow$ lı2 pin: High level $\rightarrow$ FB2 output: Low level $\rightarrow$ SCP comparator output: High level $\rightarrow$ Timer latch stops.
(2) When $\mathrm{ON}_{2}$ is low: ON status
$\mathrm{Q}_{21}:$ OFF $\rightarrow \mathrm{C}_{21}$ is charged in the sequence of $\left[\mathrm{V}_{\mathrm{REF}} \rightarrow \mathrm{R}_{23} \rightarrow \mathrm{C}_{21}\right] \rightarrow \mathrm{DTC} 2$ pin voltage rises $\rightarrow$ Soft start
$\mathrm{D}_{21}:$ OFF $\rightarrow \mathrm{l}$ I2 pin: Low level $\rightarrow$ FB2 output: High level $\rightarrow$ SCP comparator output: Low level $\rightarrow$ Q1 is OFF
$\rightarrow$ Charging Coly starts (timer latch start).

Caution Keep the low-level voltage of the DTC 2 pin within 1.2 V and the high-level voltage of the li2 pin at 0.3 V or higher. The maximum voltage that is applied to the $\mathrm{l}_{12}$ pin must be equal to or lower than Vref.

### 3.5.3 Channel 3 (for inverted output)

The ON/OFF signal control method of the output oscillation of channel 3 is to input the ON/OFF signal from ON 3 as shown in Figure 3-5. The PWM converter can be turned ON/OFF by controlling the level of the DTC 3 pin. However, it is necessary to keep the level of the $\mathrm{FB}_{3}$ output high so that the timer latch does not start when the PWM converter is OFF. In this circuit example, the $\mathrm{FB}_{3}$ output level is controlled by controlling the level of the lis pin.

Because channel 3 supports an inverted converter, its PWM comparator logic is different from that of channels 1 and 2.

Figure 3-5 ON/OFF Control (channel 3: for inverted output)

(1) When $\mathrm{ON}_{3}$ is high: OFF status

Q31: ON $\rightarrow$ Q32: ON $\rightarrow$ DTC3 pin: High level $\rightarrow$ Output duty of PWM comparator: $0 \%$
$Q_{\text {зз: }} \mathrm{ON} \rightarrow \mathrm{l}$ Із pin: Low level $\rightarrow$ FB3 output: High level $\rightarrow$ SCP comparator output: High level $\rightarrow \mathrm{Q}_{1}$ is ON .
$\rightarrow$ Timer latch stops.

## (2) When $\mathrm{ON}_{3}$ is low: ON status

$\mathrm{Q}_{31}:$ OFF $\rightarrow \mathrm{Q}_{32}$ is OFF. $\rightarrow \mathrm{C}_{31}$ is charged in the sequence of $\left[\mathrm{V}_{\mathrm{REF}} \rightarrow \mathrm{C}_{31} \rightarrow \mathrm{R}_{34}\right] \rightarrow$ DTC3 pin voltage drops.
$\rightarrow$ Soft start
Qзз: OFF $\rightarrow$ lı pin: High level $\rightarrow$ FB3 output: Low level $\rightarrow$ SCP comparator output: Low level $\rightarrow$ Q1: OFF
$\rightarrow$ Charging Cdly starts (timer latch start).

Caution Keep the high-level voltage of the $\mathrm{DTC}_{3}$ pin at 1.6 V or higher and the low-level voltage of the lis pin within 0.3 V . The maximum voltage that is applied to the $\mathrm{l}_{3}$ pin must be equal to or lower than Vref.

### 3.6 Maximum Duty Limit

Channel 1 is switched internally between Soft Start and Timer Latch. For this reason, the DTC voltage is fixed internally, and the maximum duty is limited to $85 \%$.

The DTC voltage for channel 2 and channel 3 can be set externally, so the maximum duty is not limited.

### 3.7 Notes on Actual Pattern Wiring

When actually carrying out the pattern wiring, it is necessary to separate control-related grounds and power-related grounds, and make sure that they do not share impedances as far as possible. In addition, make sure the high-frequency impedance is lowered using capacitors and other components to prevent noise input to the Vref pin.

## * 4. APPLICATION EXAMPLE

### 4.1 Application Example

Figure 4-1 shows an example circuit for obtaining $\pm 5 \mathrm{~V} / 50 \mathrm{~mA}$ and $+12 \mathrm{~V} / 50 \mathrm{~mA}$ from a +3 V power supply.

Figure 4-1 Chopper-Method/Inverting-Type Switching Regulator


### 4.2 List of External Parts

The list below shows the external parts.

Table 4-1 List of External Parts

| Symbol | Parameter | Function | Part number | Maker | Remark |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{11}$ | $68 \mu \mathrm{~F}$ | Output capacitor | 20SA68M | SANYO | OS-CON, SA series |
| D11 |  | Schottkey diode | D1FS4 | SHINDENGEN |  |
| L11 | $47 \mu \mathrm{H}$ | Choke inductor | 636FY-470M | TOKO | D73F series |
| Q11 |  | Switching transistor | 2SD2403 | NEC |  |
| Q12 |  | Buffer transistor | 2 SA812 | NEC |  |
| Q13 |  | Buffer transistor | 2SC1623 | NEC |  |
| $\mathrm{D}_{12}$ |  | Switching diode | 1SS220 | NEC |  |
| Q14 |  | Transistor for switch | 2SK2158 | NEC |  |
| $\mathrm{C}_{21}$ | $68 \mu \mathrm{~F}$ | Output capacitor | 20SA68M | SANYO | OS-CON, SA series |
| $\mathrm{D}_{21}$ |  | Schottkey diode | D1FS4 | SHINDENGEN |  |
| L21 | $47 \mu \mathrm{H}$ | Choke inductor | 636FY-470M | TOKO | D73F series |
| $\mathrm{Q}_{21}$ |  | Switching transistor | 2SD2403 | NEC |  |
| Q22 |  | Buffer transistor | 2 SA812 | NEC |  |
| Q23 |  | Buffer transistor | 2SC1623 | NEC |  |
| D22 |  | Switching diode | 1SS220 | NEC |  |
| Q24 |  | Transistor for switch | 2SK2158 | NEC |  |
| $\mathrm{C}_{31}$ | $68 \mu \mathrm{~F}$ | Output capacitor | 20SA68M | SANYO | OS-CON, SA series |
| $\mathrm{D}_{31}$ |  | Schottkey diode | D1FS4 | SHINDENGEN |  |
| L31 | $47 \mu \mathrm{H}$ | Choke inductor | 636FY-470M | TOKO | D73F series |
| Q31 |  | Switching transistor | 2SB1572 | NEC |  |
| Q32 |  | Buffer transistor | 2 SA812 | NEC |  |
| Q33 |  | Buffer transistor | 2SC1623 | NEC |  |
| Q34 |  | Transistor for switch | 2SA812 | NEC |  |
| Q35 |  | Transistor for switch | 2SC1623 | NEC |  |
| Q36 |  | Transistor for switch | 2SC1624 | NEC |  |

Remarks 1. The capacitors that are not specified in the above list are multilayer ceramic capacitors.
2. The resistors that are not specified in the above list are $1 / 4 \mathrm{~W}$ resistors.

## 5. PACKAGE DRAWING

## 16-PIN PLASTIC TSSOP (5.72 mm (225))



## NOTE

Each lead centerline is located within 0.10 mm of its true position (T.P.) at maximum material condition.

| ITEM | MILLIMETERS |
| :---: | :--- |
| A | $5.15 \pm 0.15$ |
| $A^{\prime}$ | $5.0 \pm 0.1$ |
| B | 0.375 MAX. |
| C | 0.65 (T.P.) |
| D | $0.24_{-0.04}^{+0.06}$ |
| E | $0.09_{-0.04}^{+0.06}$ |
| F | $1.01_{-0.06}^{+0.09}$ |
| G | 0.92 |
| $H$ | $6.4 \pm 0.2$ |
| I | $4.4 \pm 0.1$ |
| J | $1.0 \pm 0.2$ |
| K | $0.145_{-0.045}^{+0.055}$ |
| L | 0.5 |
| M | 0.10 |
| $N$ | 0.10 |
| P | $3^{\circ}{ }_{-3}^{\circ}{ }^{\circ}$ |
| $R$ | 0.25 |
| S | $0.6 \pm 0.15$ |
|  | S16GR-65-PJG-1 |

## 6. RECOMMENDED SOLDERING CONDITIONS

Recommended solder conditions for this product are described below.
For details on recommended soldering conditions, refer to Information Document "Semiconductor Device Mounting Technology Manual" (C10535E).

For soldering methods and conditions other than those recommended, consult NEC.

## Surface Mount Type

$\mu$ PC1935GR: 16-pin plastic TSSOP (5.72 mm (225))

| Soldering Method | Soldering Conditions | Symbol of Recommended <br> Conditions |
| :--- | :--- | :---: |
| Infrared reflow | Package peak temperature: $235^{\circ} \mathrm{C}$, Time: 30 seconds MAX. $\left(210^{\circ} \mathrm{C} \mathrm{MIN}.\right)$, <br> Number of times: 3 MAX. | IR35-00-3 |
| VPS | Package peak temperature: $215^{\circ} \mathrm{C}$, Time: 40 seconds MAX. $\left(200^{\circ} \mathrm{C}\right.$ MIN. $)$, <br> Number of times: 3 MAX. | $\mathrm{VP} 15-00-3$ |
| Wave soldering | Soldering bath temperature: $260^{\circ} \mathrm{C}$ MAX., Time: 10 seconds MAX., Number <br> of times: 1, <br> Preheating temperature: $120^{\circ} \mathrm{C} \mathrm{MAX}. \mathrm{(package} \mathrm{surface} \mathrm{temperature)}$ | $\mathrm{WS} 60-00-1$ |

## Caution Do not use two or more soldering methods in combination.

[MEMO]
[MEMO]

## NOTES FOR BiCMOS DEVICES

## (1) PRECAUTION AGAINST ESD FOR SEMICONDUCTORS

Note:
Strong electric field, when exposed to a device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it.
(2) HANDLING OF UNUSED INPUT PINS

Note:
No connection for device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. Input levels of devices must be fixed high or low by using a pull-up or pulldown circuitry. Each unused pin should be connected to Vod or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices.

## (3) STATUS BEFORE INITIALIZATION OF BiCMOS DEVICES

Note:
Power-on does not necessarily define initial status of device. Production process of BiCMOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.

- The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.
- No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.
- NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others.
- Descriptions of circuits, software, and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software, and information in the design of the customer's equipment shall be done under the full responsibility of the customer. NEC Corporation assumes no responsibility for any losses incurred by the customer or third parties arising from the use of these circuits, software, and information.
- While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features.
- NEC devices are classified into the following three quality grades:
"Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application.
Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
Specific: Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.
The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.


[^0]:    The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.
    Not all devices/types available in every country. Please check with local NEC representative for availability and additional information.

