MAX1820ZEUB Rev. B

**RELIABILITY REPORT** 

FOR

# MAX1820ZEUB

PLASTIC ENCAPSULATED DEVICES

March 21, 2003

# **MAXIM INTEGRATED PRODUCTS**

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

e/h

Jim Pedicord **Quality Assurance** Reliability Lab Manager

Reviewed by

Kull

Bryan J. Preeshl Quality Assurance **Executive Director** 

## Conclusion

The MAX1820 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

## **Table of Contents**

I. ......Device Description II. ......Manufacturing Information III. ......Packaging Information IV. .....Die Information

V. .....Quality Assurance Information VI. .....Reliability Evaluation

.....Attachments

## I. Device Description

A. General

The MAX1820 low-dropout, pulse-width-modulated (PWM) DC-DC buck regulator is optimized to provide power to the power amplifier (PA) in WCDMA cell phones; however, it may be applied in many other applications where high efficiency is a priority. The supply voltage range is from 2.6V to 5.5V, and the guaranteed output current is 600mA; 1MHz PWM switching allows for small external components, while skip mode reduces guiescent current to 180µA with light loads.

The MAX1820 is dynamically controlled to provide varying output voltages from 0.4V to 3.4V. The circuit is designed such that the output voltage settles in <30µs for a full-scale change in voltage and current.

The MAX1820 includes a low on-resistance internal MOSFET switch and synchronous rectifier to maximize efficiency and minimize external component count; 100% duty-cycle operation allows for low dropout of only 150mV at 600mA load, including the external inductor resistance. The device is offered in 10-pin µMAX and tiny 3 x 4 chipscale (UCSP™) packages

### B. Absolute Maximum Ratings

| ltem                                                                                                                                                                   | Rating                                                                                              |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| BATT, OUT (FB), SHDN, SYNC, SKIP, REF to GND<br>PGND to GND<br>LX, COMP to GND<br>Output Short-Circuit Duration<br>Operating Temperature Range<br>Junction Temperature | -0.3V to +6.0V<br>-0.3V to +0.3V<br>-0.3V to (VBATT + 0.3V)<br>Infinite<br>-40°C to +85°C<br>+150°C |
| Storage Temperature Ranges<br>Lead Temperature (soldering, 10s)                                                                                                        | -65°C to +150°C<br>+300°C                                                                           |
| Continuous Power Dissipation (TA = $+70^{\circ}$ C)<br>10-Pin $\mu$ MAX                                                                                                | 444mW                                                                                               |
| Derates above +70°C<br>10-Pin μMAX                                                                                                                                     | 5.6mW/°C                                                                                            |

## II. Manufacturing Information

| A. Description/Function:         | WCDMA Cellular Phone 600Ma Buck Regulator |
|----------------------------------|-------------------------------------------|
| B. Process:                      | S8 - Standard 8 micron silicon gate CMOS  |
| C. Number of Device Transistors: | 2722                                      |
| D. Fabrication Location:         | California, USA                           |
| E. Assembly Location:            | Thailand, Philippines or Malaysia         |
| F. Date of Initial Production:   | April, 2001                               |

# III. Packaging Information

| A. Package Type:                                                          | 10-Lead µMAX              |
|---------------------------------------------------------------------------|---------------------------|
| B. Lead Frame:                                                            | Copper                    |
| C. Lead Finish:                                                           | Solder Plate              |
| D. Die Attach:                                                            | Silver-filled Epoxy       |
| E. Bondwire:                                                              | Gold (1.3 mil dia.)       |
| F. Mold Material:                                                         | Epoxy with silica filler  |
| G. Assembly Diagram:                                                      | Buildsheet # 05-2301-0048 |
| H. Flammability Rating:                                                   | Class UL94-V0             |
| I. Classification of Moisture Sensitivity per JEDEC standard JESD22-A112: | Level 1                   |

## **IV. Die Information**

| A. Dimensions:             | 81 X 81 mils                                       |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | TiW/ AICu/ TiWN                                    |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | .8 microns (as drawn)                              |
| F. Minimum Metal Spacing:  | .8 microns (as drawn)                              |
| G. Bondpad Dimensions:     | 2.7 mil. Sq.                                       |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |

## V. Quality Assurance Information

| Α. | Quality Assurance Contacts: | Jim Pedicord    | (Reliability Lab Manager)  |
|----|-----------------------------|-----------------|----------------------------|
|    |                             | Bryan Preeshl   | (Executive Director of QA) |
|    |                             | Kenneth Huening | g (Vice President)         |

- B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet.
  0.1% For all Visual Defects.
- C. Observed Outgoing Defect Rate: < 50 ppm
- D. Sampling Plan: Mil-Std-105D

### **VI. Reliability Evaluation**

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{\frac{1.83}{192 \times 4389 \times 551 \times 2}}_{\text{Temperature Acceleration factor assuming an activation energy of 0.8eV}}$ 

 $\lambda = 1.97 \times 10^{-9}$   $\lambda = 1.97$  F.I.T. (60% confidence level @ 25°C)

This low failure rate represents data collected from Maxim's reliability qualification and monitor programs. Maxim also performs weekly Burn-In on samples from production to assure reliability of its processes. The reliability required for lots which receive a burn-in qualification is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on rejects from lots exceeding this level. The Burn-In Schematic (Spec.# 06-5591) shows the static circuit used for this test. Maxim also performs 1000 hour life test monitors quarterly for each process. This data is published in the Product Reliability Report (**RR-1M**) located on the Maxim website at <a href="http://www.maxim-ic.com">http://www.maxim-ic.com</a>.

#### B. Moisture Resistance Tests

Maxim evaluates pressure pot stress from every assembly process during qualification of each new design. Pressure Pot testing must pass a 20% LTPD for acceptance. Additionally, industry standard 85°C/85%RH or HAST tests are performed quarterly per device/package family.

## C. E.S.D. and Latch-Up Testing

The PY72 die type has been found to have all pins able to withstand a transient pulse of  $\pm$ 400V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm$ 250mA.

# Table 1Reliability Evaluation Test Results

# MAX1820ZEUB

| TEST ITEM            | TEST CONDITION                                          | FAILURE<br>IDENTIFICATION        | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |
|----------------------|---------------------------------------------------------|----------------------------------|----------------|-----------------------|
| Static Life Tes      | t (Note 1)                                              |                                  |                |                       |
|                      | Ta = 135°C<br>Biased<br>Time = 192 hrs.                 | DC Parameters & functionality    | 551            | 0                     |
| Moisture Testi       | ng (Note 2)                                             |                                  |                |                       |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters<br>& functionality | 77             | 0                     |
| 85/85                | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.      | DC Parameters<br>& functionality | 77             | 0                     |
| Mechanical Str       | ress (Note 2)                                           |                                  |                |                       |
| Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010               | DC Parameters                    | 77             | 0                     |

Note 1: Life Test Data may represent plastic D.I.P. qualification lots.

Note 2: Generic process/package data

# Attachment #1

|                              | Terminal A<br>(Each pin individually<br>connected to terminal A<br>with the other floating) | Terminal B<br>(The common combination<br>of all like-named pins<br>connected to terminal B) |
|------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| 1.                           | All pins except V <sub>PS1</sub> <u>3/</u>                                                  | All $V_{PS1}$ pins                                                                          |
| 2. All input and output pins |                                                                                             | All other input-output pins                                                                 |

TABLE II. Pin combination to be tested. 1/2/

- 1/ Table II is restated in narrative form in 3.4 below.
- $\overline{2/}$  No connects are not to be tested.
- $\overline{3/}$  Repeat pin combination I for each named Power supply and for ground

(e.g., where  $V_{PS1}$  is  $V_{DD}$ ,  $V_{CC}$ ,  $V_{SS}$ ,  $V_{BB}$ , GND, + $V_{S}$ , - $V_{S}$ ,  $V_{REF}$ , etc).

- 3.4 <u>Pin combinations to be tested.</u>
  - a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
  - b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g., V<sub>SS1</sub>, or V<sub>SS2</sub> or V<sub>SS3</sub> or V<sub>CC1</sub>, or V<sub>CC2</sub>) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
  - c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.



| PKG. CODE:<br>U10-2 | SIGNATURES | DATE | CONFIDENTIAL & PROPRIETARY             |
|---------------------|------------|------|----------------------------------------|
| CAV./PAD SIZE:      | PKG.       |      | BUND DIAGRAM #: REV:<br>05-2301-0048 B |
| 68x94               | DESIGN     |      | 00 COU 0040 B                          |

