# HCTS153MS ## Radiation Hardened Dual 4-Input Multiplexer September 1995 #### Features - 3 Micron Radiation Hardened SOS CMOS - Total Dose 200K RAD (Si) - SEP Effective LET No Upsets: >100 MEV-cm<sup>2</sup>/mg - Single Event Upset (SEU) Immunity < 2 x 10<sup>-9</sup> Errors/ Bit-Day (Typ) - Dose Rate Survivability: >1 x 10<sup>12</sup> RAD (Si)/s - Dose Rate Upset >10<sup>10</sup> RAD (Si)/s 20ns Pulse - Latch-Up Free Under Any Conditions - Fanout (Over Temperature Range) - Standard Outputs 10 LSTTL Loads - Military Temperature Range -55°C to +125°C - Significant Power Reduction Compared to LSTTL ICs - DC Operating Voltage Range 4.5V to 5.5V - LSTTL Input Compatibility - VIL = 0.8V Max - VIH = VCC/2 Min - Input Current Levels Ii ≤ 5μA at VOL, VOH #### Description The Intersil HCTS153MS is a Radiation Hardened dual 4-to-1 line selector/multiplexer which selects one of four sources for each section by the common select inputs, S0 and S1. When the enable inputs $(1\overline{E}, 2\overline{E})$ are high, the outputs are in the low logic state. The HCTS153MS utilizes advanced CMOS/SOS technology to achieve high-speed operation. This device is a member of radiation hardened, high-speed, CMOS/SOS Logic Family. The HCTS153MS is supplied in a 16 lead Ceramic flatpack (K suffix) or a SBDIP Package (D suffix). #### **Pinouts** 16 LEAD CERAMIC DUAL-IN-LINE METAL SEAL PACKAGE (SBDIP) MIL-STD-1835 CDIP2-T16 TOP VIEW 16 LEAD CERAMIC METAL SEAL FLATPACK PACKAGE (FLATPACK) MIL-STD-1835 CDFP4-F16 TOP VIEW ## **Ordering Information** | PART NUMBER TEMPERATURE RANGE | | SCREENING LEVEL | PACKAGE | |-------------------------------|-----------------|-----------------------------|--------------------------| | HCTS153DMSR | -55°C to +125°C | Intersil Class S Equivalent | 16 Lead SBDIP | | HCTS153KMSR | -55°C to +125°C | Intersil Class S Equivalent | 16 Lead Ceramic Flatpack | | HCTS153D/Sample | +25°C | Sample | 16 Lead SBDIP | | HCTS153K/Sample | +25°C | Sample | 16 Lead Ceramic Flatpack | | HCTS153HMSR | +25°C | Die | Die | **TRUTH TABLE** | SELECT | INPUTS | | DATA INPUTS | | | ENABLE | OUTPUT | |--------|--------|----|-------------|----|----|--------|--------| | S1 | S0 | 10 | I1 | I2 | 13 | Ē | Y | | Х | Х | Х | Х | Х | X | Н | L | | L | L | L | Х | Х | Х | L | L | | L | L | Н | Х | Х | Х | L | Н | | L | Н | Х | L | Х | Х | L | L | | L | Н | Х | Н | Х | Х | L | Н | | Н | L | Х | Х | L | Х | L | L | | Н | L | Х | Х | Н | Х | L | Н | | Н | Н | Х | Х | Х | L | L | L | | Н | Н | Х | Х | Х | Н | L | Н | Select inputs A and B are common to both sections H = High Level, L = Low Level, X = Immaterial #### **Absolute Maximum Ratings** ### Reliability Information | _ | | _ | |-----------------------------------------------------|----|------------------| | Supply Voltage (VCC)0.5V to +7.0 | V | Thermal Resist | | Input Voltage Range, All Inputs0.5V to VCC +0.5 | ۷ | SBDIP Packa | | DC Input Current, Any One Input±10m | ıA | Ceramic Flat | | DC Drain Current, Any One Output | ١A | Maximum Pack | | (All Voltage Reference to the VSS Terminal) | | SBDIP Packa | | Storage Temperature Range (TSTG)65°C to +150° | C, | Ceramic Flat | | Lead Temperature (Soldering 10sec)+265 <sup>c</sup> | C, | If device power | | Junction Temperature (TJ) +175° | C, | sinking or derat | | ESD Classification Class | 1 | SBDIP Packa | | | | | $\begin{array}{c|cccc} Thermal Resistance & \theta_{JA} & \theta_{JC} \\ SBDIP Package. & 73°C/W & 24°C/W \\ Ceramic Flatpack Package & 114°C/W & 29°C/W \\ Maximum Package Power Dissipation at +125°C Ambient \\ SBDIP Package. & 0.68W \\ Ceramic Flatpack Package & 0.44W \\ If device power exceeds package dissipation capability, provide heat sinking or derate linearly at the following rate: \\ SBDIP Package. & 13.7mW/°C \\ \end{array}$ CAUTION: As with all semiconductors, stress listed under "Absolute Maximum Ratings" may be applied to devices (one at a time) without resulting in permanent damage. This is a stress rating only. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The conditions listed under "Electrical Performance Characteristics" are the only conditions recommended for satisfactory device operation. #### **Operating Conditions** | Supply Voltage (VCC)+4.5V to +5.5V | Input Low Voltage (VIL) | |-------------------------------------------------------------|--------------------------| | Input Rise and Fall Times at VCC = 4.5V (TR, TF) 500ns Max | Input High Voltage (VIH) | | Operating Temperature Range (T <sub>A</sub> )55°C to +125°C | | #### TABLE 1. DC ELECTRICAL PERFORMANCE CHARACTERISTICS | | | (NOTE 1) | GROUP<br>A SUB- | | LIM | IITS | | |-----------------------------------|--------|-----------------------------------------------------|-----------------|----------------------|-------------|------|-------| | PARAMETER | SYMBOL | CONDITIONS | GROUPS | TEMPERATURE | MIN | MAX | UNITS | | Quiescent Current | ICC | VCC = 5.5V,<br>VIN = VCC or GND | 1 | +25°C | - | 40 | μА | | | | VIIV = VCC OI GIVD | 2, 3 | +125°C, -55°C | - | 750 | μА | | Output Current<br>(Sink) | IOL | VCC = 4.5V, VIH = 4.5V,<br>VOUT = 0.4V, VIL = 0V | 1 | +25°C | 4.8 | - | mA | | (Ollik) | | VOOT = 0.4V, VIL = 0V | 2, 3 | +125°C, -55°C | 4.0 | - | mA | | Output Current | IOH | VCC = 4.5V, VIH = 4.5V,<br>VOUT = VCC - 0.4V, | 1 | +25°C | -4.8 | - | mA | | (Source) | | VIL = 0V | 2, 3 | +125°C, -55°C | -4.0 | - | mA | | Output Voltage Low VOL | | VCC = 4.5V, VIH = 2.25V,<br>IOL = 50μA, VIL = 0.8V | 1, 2, 3 | +25°C, +125°C, -55°C | - | 0.1 | V | | | | VCC = 5.5V, VIH = 2.75V,<br>IOL = 50μA, VIL = 0.8V | 1, 2, 3 | +25°C, +125°C, -55°C | - | 0.1 | V | | Output Voltage High | VOH | VCC = 4.5V, VIH = 2.25V,<br>IOH = -50μA, VIL = 0.8V | 1, 2, 3 | +25°C, +125°C, -55°C | VCC<br>-0.1 | - | V | | | | VCC = 5.5V, VIH = 2.75V,<br>IOH = -50μA, VIL = 0.8V | 1, 2, 3 | +25°C, +125°C, -55°C | VCC<br>-0.1 | - | V | | Input Leakage IIN<br>Current | | VCC = 5.5V, VIN = VCC or GND | 1 | +25°C | - | ±0.5 | μΑ | | | | GIAD | 2, 3 | +125°C, -55°C | - | ±5.0 | μА | | Noise Immunity<br>Functional Test | FN | VCC = 4.5V, VIH = 2.25V,<br>VIL = 0.8V (Note 2) | 7, 8A, 8B | +25°C, +125°C, -55°C | - | - | - | #### NOTES: - 1. All voltages referenced to device GND. - 2. For functional tests, VO $\geq$ 4.0V is recognized as a logic "1", and VO $\leq$ 0.5V is recognized as a logic "0". TABLE 2. AC ELECTRICAL PERFORMANCE CHARACTERISTICS | | | (NOTES 1, 2) | GROUP<br>A SUB- | | LIN | IITS | | |------------------|-----------------|--------------|-----------------|---------------|-----|------|-------| | PARAMETER | SYMBOL | CONDITIONS | GROUPS | TEMPERATURE | MIN | MAX | UNITS | | Input to Output | TPHL | VCC = 4.5V | 9 | +25°C | 2 | 30 | ns | | | | | 10, 11 | +125°C, -55°C | 2 | 34 | ns | | | TPLH | VCC = 4.5V | 9 | +25°C | 2 | 20 | ns | | | | | 10, 11 | +125°C, -55°C | 2 | 23 | ns | | Select to Output | TPHL | VCC = 4.5V | 9 | +25°C | 2 | 39 | ns | | | | | 10, 11 | +125°C, -55°C | 2 | 46 | ns | | | TPLH VCC = 4.5V | | 9 | +25°C | 2 | 28 | ns | | | | | 10, 11 | +125°C, -55°C | 2 | 32 | ns | | Enable to Data | TPHL | VCC = 4.5V | 9 | +25°C | 2 | 17 | ns | | | | | 10, 11 | +125°C, -55°C | 2 | 19 | ns | | | TPLH VCC = 4.5V | | 9 | +25°C | 2 | 19 | ns | | | | | 10, 11 | +125°C, -55°C | 2 | 22 | ns | #### NOTES: - 1. All voltages referenced to device GND. - 2. AC measurements assume RL = $500\Omega$ , CL = 50pF, Input TR = TF = 3ns, VIL = GND, VIH = 3V. TABLE 3. ELECTRICAL PERFORMANCE CHARACTERISTICS | | | | | | LIMITS | | | |-------------------------------|--------------|----------------------|-------|-------------|--------|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | NOTES | TEMPERATURE | MIN | MAX | UNITS | | Capacitance Power Dissipation | CPD | VCC = 5.0V, f = 1MHz | 1 | +25°C | - | 75 | pF | | Dissipation | | | 1 | +125°C | - | 90 | pF | | Input Capacitance | CIN | VCC = Open, f = 1MHz | 1 | +25°C | - | 10 | pF | | | | | 1 | +125°C | - | 10 | pF | | Output Transition Time | TTHL<br>TTLH | VCC = 4.5V | 1 | +25°C | - | 15 | ns | | Time | 1168 | | 1 | +125°C | - | 22 | ns | #### NOTE: 1. The parameters listed in Table 3 are controlled via design or process parameters. Min and Max Limits are guaranteed but not directly tested. These parameters are characterized upon initial design release and upon design changes which affect these characteristics. TABLE 4. DC POST RADIATION ELECTRICAL PERFORMANCE CHARACTERISTICS | | | (NOTES 4. 2) | | | RAD | | |-----------------------------------|--------|-------------------------------------------------------------|-------------|-------------|------|-------| | PARAMETER | SYMBOL | (NOTES 1, 2)<br>CONDITIONS | TEMPERATURE | MIN | MAX | UNITS | | Quiescent Current | ICC | VCC = 5.5V, VIN = VCC or GND | +25°C | - | 0.75 | mA | | Output Current (Sink) | IOL | VCC = 4.5V, VIN = VCC or GND,<br>VOUT = 0.4V | +25°C | 4.0 | - | mA | | Output Current<br>(Source) | IOH | VCC = 4.5V, VIN = VCC or GND,<br>VOUT = VCC -0.4V | +25°C | -4.0 | - | mA | | Output Voltage Low | VOL | VCC = 4.5V or 5.5V, VIH = VCC/2,<br>VIL = 0.8V, IOL = 50µA | +25°C | - | 0.1 | V | | Output Voltage High | VOH | VCC = 4.5V or 5.5V, VIH = VCC/2,<br>VIL = 0.8V, IOH = -50μA | +25°C | VCC<br>-0.1 | - | V | | Input Leakage Current | IIN | VCC = 5.5V, VIN = VCC or GND | +25°C | - | ±5 | μА | | Noise Immunity<br>Functional Test | FN | VCC = 4.5V, VIH = 2.25V, VIL = 0.8V, (Note 3) | +25°C | - | - | - | | Input to Output | TPHL | VCC = 4.5V | +25°C | 2 | 34 | ns | | | TPLH | VCC = 4.5V | +25°C | 2 | 23 | ns | | Select to Data | TPHL | VCC = 4.5V | +25°C | 2 | 46 | ns | | | TPLH | VCC = 4.5V | +25°C | 2 | 32 | ns | | Enable to Data | TPHL | VCC = 4.5V | +25°C | 2 | 19 | ns | | | TPLH | VCC = 4.5V | +25°C | 2 | 22 | ns | #### NOTES: - 1. All voltages referenced to device GND. - 2. AC measurements assume RL = $500\Omega$ , CL = 50pF, Input TR = TF = 3ns, VIL = GND, VIH = 3V. - 3. For functional tests $VO \ge 4.0V$ is recognized as a logic "1", and $VO \le 0.5V$ is recognized as a logic "0". TABLE 5. BURN-IN AND OPERATING LIFE TEST, DELTA PARAMETERS (+25°C) | PARAMETER | GROUP B<br>SUBGROUP | DELTA LIMIT | |-----------|---------------------|----------------| | ICC | 5 | 12μΑ | | IOL/IOH | 5 | -15% of 0 Hour | #### **TABLE 6. APPLICABLE SUBGROUPS** | CONFORMANCE GROUPS | | METHOD | GROUP A SUBGROUPS | READ AND RECORD | |---------------------------|--------------------------------|-------------|---------------------------------------|------------------------------| | Initial Test (Preburn-In) | | 100%/5004 | 1, 7, 9 | ICC, IOL/H | | Interim Test I (Postburn | ı-ln) | 100%/5004 | 1, 7, 9 | ICC, IOL/H | | Interim Test II (Postbur | n-In) | 100%/5004 | 1, 7, 9 | ICC, IOL/H | | PDA | | 100%/5004 | 1, 7, 9, Deltas | | | Interim Test III (Postbu | Interim Test III (Postburn-In) | | 1, 7, 9 | | | PDA | | 100%/5004 | 1, 7, 9, Deltas | | | Final Test | | 100%/5004 | 2, 3, 8A, 8B, 10, 11 | | | Group A (Note 1) | | Sample/5005 | 1, 2, 3, 7, 8A, 8B, 9, 10, 11 | | | Group B Subgroup B-5 | | Sample/5005 | 1, 2, 3, 7, 8A, 8B, 9, 10, 11, Deltas | Subgroups 1, 2, 3, 9, 10, 11 | | | Subgroup B-6 | Sample/5005 | 1, 7, 9 | | | Group D | | Sample/5005 | 1, 7, 9 | | #### NOTE: #### **TABLE 7. TOTAL DOSE IRRADIATION** | CONFORMANCE | | TEST | | READ AND | RECORD | |--------------------|--------|---------|----------|----------|------------------| | GROUPS | METHOD | PRE RAD | POST RAD | PRE RAD | POST RAD | | Group E Subgroup 2 | 5005 | 1, 7, 9 | Table 4 | 1, 9 | Table 4 (Note 1) | #### NOTE: #### TABLE 8. STATIC AND DYNAMIC BURN-IN TEST CONNECTIONS | | | | | OSCILLATOR | | | | | |--------------------------------------------|------------------------|-------------------------|------------------------------------------|------------|-------|--|--|--| | OPEN | GROUND | 1/2 VCC = 3V $\pm$ 0.5V | $\text{VCC} = 6\text{V} \pm 0.5\text{V}$ | 50kHz | 25kHz | | | | | STATIC BURN-IN I TEST CONNECTIONS (Note 1) | | | | | | | | | | 7, 9 | 1 - 6, 8, 10 - 15 | - | 16 | - | - | | | | | STATIC BURN-IN II T | EST CONNECTIONS ( | Note 1) | | | | | | | | 7, 9 | 8 | - | 1 - 6, 10 - 16 | - | - | | | | | DYNAMIC BURN-IN TEST CONNECTIONS (Note 2) | | | | | | | | | | - | 1, 3, 5, 8, 11, 13, 15 | 7, 9 | 4, 6, 10, 12, 16 | 14 | 2 | | | | #### NOTES: - 1. Each pin except VCC and GND will have a resistor of 10K $\!\Omega\pm5\%$ for static burn-in - 2. Each pin except VCC and GND will have a resistor of 1K $\Omega \pm 5\%$ for dynamic burn-in #### **TABLE 9. IRRADIATION TEST CONNECTIONS** | OPEN | GROUND | VCC = 5V ± 0.5V | |------|--------|-----------------| | 7, 9 | 8 | 1 - 6, 10 - 16 | NOTE: Each pin except VCC and GND will have a resistor of 47K $\Omega$ $\pm$ 5% for irradiation testing. Group E, Subgroup 2, sample size is 4 dice/wafer 0 failures. <sup>1.</sup> Alternate group A inspection in accordance with method 5005 of MIL-STD-883 may be exercised. <sup>1.</sup> Except FN test which will be performed 100% Go/No-Go. #### HCTS153MS #### Intersil Space Level Product Flow - 'MS' Wafer Lot Acceptance (All Lots) Method 5007 (Includes SEM) GAMMA Radiation Verification (Each Wafer) Method 1019, 4 Samples/Wafer, 0 Rejects 100% Nondestructive Bond Pull, Method 2023 Sample - Wire Bond Pull Monitor, Method 2011 Sample - Die Shear Monitor, Method 2019 or 2027 100% Internal Visual Inspection, Method 2010, Condition A 100% Temperature Cycle, Method 1010, Condition C, 10 Cycles 100% Constant Acceleration, Method 2001, Condition per Method 5004 100% PIND, Method 2020, Condition A 100% External Visual 100% Serialization 100% Initial Electrical Test (T0) 100% Static Burn-In 1, Condition A or B, 24 hrs. min., +125°C min., Method 1015 100% Interim Electrical Test 1 (T1) 100% Delta Calculation (T0-T1) 100% Static Burn-In 2, Condition A or B, 24 hrs. min., $+125^{\circ}$ C min., Method 1015 100% Interim Electrical Test 2 (T2) 100% Delta Calculation (T0-T2) 100% PDA 1, Method 5004 (Notes 1and 2) 100% Dynamic Burn-In, Condition D, 240 hrs., +125°C or Equivalent, Method 1015 100% Interim Electrical Test 3 (T3) 100% Delta Calculation (T0-T3) 100% PDA 2, Method 5004 (Note 2) 100% Final Electrical Test 100% Fine/Gross Leak, Method 1014 100% Radiographic, Method 2012 (Note 3) 100% External Visual, Method 2009 Sample - Group A, Method 5005 (Note 4) 100% Data Package Generation (Note 5) #### NOTES: - 1. Failures from Interim electrical test 1 and 2 are combined for determining PDA 1. - 2. Failures from subgroup 1, 7, 9 and deltas are used for calculating PDA. The maximum allowable PDA = 5% with no more than 3% of the failures from subgroup 7. - 3. Radiographic (X-Ray) inspection may be performed at any point after serialization as allowed by Method 5004. - 4. Alternate Group A testing may be performed as allowed by MIL-STD-883, Method 5005. - 5. Data Package Contents: - Cover Sheet (Intersil Name and/or Logo, P.O. Number, Customer Part Number, Lot Date Code, Intersil Part Number, Lot Number, Quantity). - Wafer Lot Acceptance Report (Method 5007). Includes reproductions of SEM photos with percent of step coverage. - GAMMA Radiation Report. Contains Cover page, disposition, Rad Dose, Lot Number, Test Package used, Specification Numbers, Test equipment, etc. Radiation Read and Record data on file at Intersil. - X-Ray report and film. Includes penetrometer measurements. - Screening, Electrical, and Group A attributes (Screening attributes begin after package seal). - Lot Serial Number Sheet (Good units serial number and lot number). - Variables Data (All Delta operations). Data is identified by serial number. Data header includes lot number and date of test. - The Certificate of Conformance is a part of the shipping invoice and is not part of the Data Book. The Certificate of Conformance is signed by an authorized Quality Representative. ## AC Timing Diagram #### **AC VOLTAGE LEVELS** | PARAMETER | нстѕ | UNITS | |-----------|------|-------| | VCC | 4.50 | V | | VIH | 3.00 | V | | VS | 1.30 | V | | VIL | 0 | V | | GND | 0 | V | ## AC Load Circuit ## Die Characteristics #### **DIE DIMENSIONS:** 2.13mm x 2.13mm 84 mils x 84 mils #### **METALLIZATION:** Type: AISi Metal Thickness: 11kÅ ± 1kÅ #### **GLASSIVATION:** Type: SiO<sub>2</sub> Thickness: 13kÅ ± 2.6kÅ #### **WORST CASE CURRENT DENSITY:** $<2.0 \times 10^5 \text{A/cm}^2$ #### **BOND PAD SIZE:** 100μm x 100μm 4 mils x 4 mils ## Metallization Mask Layout #### HCTS153MS NOTE: The die diagram is a generic plot from a similar HCS device. It is intended to indicate approximate die size and bond pad location. The mask series for the HCTS153 is TA14469A. #### HCTS153MS | All Intersil semiconductor product | s are manufactured, assembled | and tested under ISO9000 quality systems certification | |----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | notice. Accordingly, the reader is cautioned to<br>and reliable. However, no responsibility is ass | verify that data sheets are current before<br>umed by Intersil or its subsidiaries for its u | make changes in circuit design and/or specifications at any time with placing orders. Information furnished by Intersil is believed to be accuse; nor for any infringements of patents or other rights of third parties what or patent rights of Intersil or its subsidiaries. | | | | ucts, see web site http://www.intersil.com | | Sales Office Headquarte | | | | NORTH AMERICA Intersil Corporation | EUROPE<br>Intersil SA | ASIA<br>Intersil (Taiwan) Ltd. | | P. O. Box 883, Mail Stop 53-204 | Mercure Center | Taiwan Limited | 7F-6, No. 101 Fu Hsing North Road Taipei, Taiwan Republic of China TEL: (886) 2 2716 9310 FAX: (886) 2 2715 3029 100, Rue de la Fusee TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05 1130 Brussels, Belgium Melbourne, FL 32902 TEL: (407) 724-7000 FAX: (407) 724-7240