# BIPOLAR ANALOG INTEGRATED CIRCUIT $\mu$ PC1851B ## I2C BUS-COMPATIBLE US MTS PROCESSING LSI The $\mu$ PC1851B is an integrated circuit for US MTS (Multiplexed Television Sound) system with the addition of the I<sup>2</sup>C bus interface. All functions required for US MTS system are incorporated on a single chip. The $\mu$ PC1851B allows users to switch modes, control volume and tone, and adjust the separation circuit through the I<sup>2</sup>C bus. #### **FEATURES** - Stereo demodulation, SAP (Sub Audio Program) demodulation, dbx noise reduction decoding, I<sup>2</sup>C bus interface, input selector (2 channels), surround processor (1 phase), volume and tone control circuits incorporated on a single chip - Mode switching, volume and tone control, and separation adjustment through the l<sup>2</sup>C bus - Power supply: 8 V to 10 V - On-chip input attenuator for simple interface with intermediate frequency processing IC (I<sup>2</sup>C bus control) - Output level: 1.4 V<sub>p-p</sub> (with L+R signals, 100 % modulation) #### **APPLICATION** · TV sets and VCRs for north America ## **ORDERING INFORMATION** | Part Number | Package | |-------------|--------------------------------------| | μPC1851BCU | 42-pin plastic SDIP (15.24 mm (600)) | The $\mu$ PC1851B is available only to licensees of THAT Corporation. For information, please call: (508) 229-2500 (U.S.A), or (03) 5790-5391 (Tokyo). The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all devices/types available in every country. Please check with local NEC representative for availability and additional information. ## **SYSTEM BLOCK DIAGRAM** ● TV Remark Use the followings for external parts. Resistor (\*): Metal film resistor ( $\pm$ 1 %). Unless otherwise specified; $\pm$ 5 % Capacitors (\*\*): Tantalum capacitor ( $\pm$ 10 %). Unless otherwise specified; $\pm$ 20 % ## STEREO DEMODULATION BLOCK ## SAP DEMODULATION BLOCK ## dbx NOISE REDUCTION BLOCK #### **SELECTOR BLOCK** Notes 1. Switch (TV signal/External input 1/External input 2). 2. The input gain 0 dB/6 dB can be selected by the command of the I<sup>2</sup>C bus (refer to 4.3 (5) Input gain). Data Sheet S13417EJ2V0DS00 5 ## **SURROUND BLOCK** ## PIN CONFIGURATION (Top View) #### 42-pin plastic SDIP (15.24 mm (600)) • μPC1851BCU ## **CONTENTS** | 1. | PIN | EQUIVALENT CIRCUITS | 9 | |-----|--------------------|-------------------------------------------------------------|----| | 2. | BLO | CK FUNCTIONS | 18 | | | 2.1 | Stereo Demodulation Block | 18 | | | 2.2 | SAP Demodulation Block | 19 | | | 2.3 | dbx Noise Reduction Block | 20 | | | 2.4 | Matrix Block | 21 | | | 2.5 | Selector Block | 21 | | 3. | I <sup>2</sup> C E | BUS INTERFACE | 22 | | | 3.1 | Data Transfer | 23 | | | 3.2 | Data Transfer Format | 24 | | 4. | I <sup>2</sup> C E | BUS COMMANDS | 27 | | | 4.1 | Subaddress List | 27 | | | 4.2 | Setting Procedure | 29 | | | 4.3 | Explanation of Write Register | 31 | | | 4.4 | Explanation of Read Register | 38 | | 5. | MOD | DE MATRIX | 40 | | 6. | SELI | ECTOR TABLE | 41 | | 7. | USA | GE CAUTIONS | 42 | | | 7.1 | Caution on Shock Noise Reduction | 42 | | | 7.2 | Supply Voltage | 42 | | | 7.3 | Impedance of Input and Output Pins | 42 | | | 7.4 | Drive Capability of Output Pins | 42 | | | 7.5 | Caution on External Components | 43 | | | 7.6 | Change of Electrical Characteristics by External Components | 43 | | 8. | ELE | CTRICAL SPECIFICATIONS | 44 | | 9. | TES | T CIRCUIT | 56 | | 10. | PAC | KAGE DRAWINGS | 58 | | 11 | RFC | OMMENDED SOI DERING CONDITIONS | 59 | ## 1. PIN EQUIVALENT CIRCUITS (1/9) | Pin No. | Pin Name | Symbol | Internal Equivalent Circuit | |---------|--------------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Power Supply (9 V) | Vcc | | | 2 | ½ Vcc Filter | VRE | $\begin{array}{c c} & & & & & & \\ & & & & & \\ & & & & \\ & & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & \\ & & & \\ & & & \\ & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & &$ | | 4 | Pilot Discrimination Filter 1 Pilot Discrimination Filter 2 | PD1 | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | (2/9) | Pin No. | Pin Name | Symbol | (2/9) Internal Equivalent Circuit | |---------|---------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | 5 | Phase Comparator Filter 1 | φD1 | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | 6 | Phase Comparator Filter 2 | φD2 | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | 7 | Composite Signal Input | СОМ | $ \begin{array}{c c} \hline 1 \\ \hline Vcc \\ \hline 80 \\ 80 \\ \hline M \\ \hline 3 \\ \hline M \\ \hline 4 \\ \hline 5 \\ \hline K\Omega \\ \hline GND $ | | 8 | SAP Discrimination Filter | SDT | 8 20 kΩ Vcc \$20 kΩ To kΩ GND | (3/9) | Pin No. | Pin Name | Symbol | Internal Equivalent Circuit | |---------|-----------------------|--------|----------------------------------------| | 9 | Noise Detector Filter | NDT | 9<br>20 kΩ 20 kΩ<br>20 kΩ 20 kΩ<br>GND | | 10 | SAP Single Output | SOT | 2 kΩ \$ 10<br>2 kΩ \$ GND | (4/9) | Die M | D:- 11 | 0 | (4/9) | |---------|-----------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No. | Pin Name | Symbol | Internal Equivalent Circuit | | 11 | SAP Single Input | SI | $\begin{array}{c c} \hline 1 \\ 2 \\ \hline 80 \\ 80 \\ 5 \\ \hline 80 \\ \hline 80 \\ \hline 80 \\ \hline 80 \\ \hline 90 90 \\ \hline 90 \\ \hline 90 \\ \hline 90 \\ \hline 90 \\ \hline 90 \\ 90 \\ \hline 90 \\ \hline 90 \\ \hline 90 \\ 90 \\ \hline 90 \\ 90 \\ \hline 90 \\ 90 \\ \hline 90 \\ 90 \\ \hline 90 \\ 90 \\ 90 \\ 90 \\ 90 \\ 90 \\ 90 \\ 90 \\$ | | 12 | SAP Offset Absorption | SOA | $V_{CC}$ $10 \text{ k}\Omega$ $10 \text{ k}\Omega$ $5 \text{ pF}$ $3 \text{ k}\Omega$ $3 \text{ k}\Omega$ $GND$ | | 13 | Spectral RMS Timing | STI | $5 \text{ k}\Omega$ $5 \text{ k}\Omega$ $5 \text{ k}\Omega$ $5 \text{ k}\Omega$ $600 \Omega$ $5 \text{ k}\Omega$ $600 \Omega$ | (5/9) | | | | (5/9) | |---------|-------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No. | Pin Name | Symbol | Internal Equivalent Circuit | | 14 | Spectral RMS Offset Absorption | SRB | $\begin{array}{c} 3 \text{ k}\Omega \\ \hline 3 \text{ k}\Omega \\ \hline \end{array}$ | | 15 | Timing Current Setting | ITI | $10 \text{ k}\Omega$ | | 16 | Wide-band RMS Timing | WTI | Same as pin 13 | | 17 | Wide-band RMS Offset Absorption | WRB | Same as pin 14 | | 18 | Variable Emphasis Offset Absorption | dO | $V_{CC}$ | (6/9) | Pin No. | Pin Name | Symbol | Internal Equivalent Circuit | |---------|------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19 | Volume Control Offset Absorption | VOL-C | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | 20 | VCA Offset Absorption | VOA | Same as pin 12 | | 21 | Analog GND | AGND | | | 22 | SDA (for I <sup>2</sup> C bus) <sup>Note</sup> | SDA | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | 23 | SCL (for I <sup>2</sup> C bus) Note | SCL | $\begin{array}{c c} & & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ &$ | | 24 | Digital GND (for I <sup>2</sup> C bus) | DGND | | **Note** A protection diode on the Vcc side is deleted not so as to pull the voltage of $I^2C$ bus line down to 0 V while the power supply is off (Vcc = 0 V). (7/9) | Pin No. | Pin Name | Symbol | Internal Equivalent Circuit | |---------|-----------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25 | R-channel Output | ROT | $\begin{array}{c c} & 1 & k\Omega \\ \hline & 10 & k\Omega \\ \hline & 200 & \Omega \\ \hline & 5 & k\Omega \\ \hline & 1 & k\Omega \\ \hline & 5 & k\Omega \\ \hline & 5 & k\Omega \\ \hline & 6 & ND \\ \hline & 6 & ND \\ \hline & 6 & ND \\ \hline & 6 & ND \\ \hline & 6 & ND \\ \hline & 6 & ND \\ \hline & 7 $ | | 26 | L-channel Output | LOT | Same as pin 25 | | 27 | Surround Timing | SUR | $\begin{array}{c c} & & & & \\ \hline & & & & \\ \hline & & & & \\ \hline & & & &$ | | 28 | R-channel Offset Absorption | TRO | $\begin{array}{c c} 35 \text{ k}\Omega & 5 \text{ k}\Omega \\ \hline & 35 \text{ k}\Omega & 5 \text{ k}\Omega \\ \hline & 35 \text{ k}\Omega & 5 \text{ k}\Omega \\ \hline & & 40 \text{ k}\Omega \\ \hline & & & 10 \text{ k}\Omega \\ \hline & & & & \text{GND} \\ \end{array}$ | (8/9) | | | | (8/9) | |---------|----------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No. | Pin Name | Symbol | Internal Equivalent Circuit | | 29 | R-channel Capacity of High Frequency Band Width | RTC | 36 kΩ 5 kΩ<br>36 kΩ 5 kΩ<br>36 kΩ 5 kΩ<br>40 kΩ<br>10 kΩ \$ 10 kΩ<br>GND | | 30 | R-channel Capacity of Low<br>Frequency Band Width | RBC | $\begin{array}{c c} 1 \text{ k}\Omega & \begin{array}{c} 5 \text{ k}\Omega \\ \hline \end{array} & \begin{array}{c} 5 \text{ k}\Omega \\ \hline \end{array} & \begin{array}{c} 5 \text{ k}\Omega \\ \hline \end{array} & \begin{array}{c} 5 \text{ k}\Omega \\ \hline \end{array} & \begin{array}{c} 5 \text{ k}\Omega \\ \hline \end{array} & \begin{array}{c} 5 \text{ k}\Omega \\ \hline \end{array} & \begin{array}{c} 6 \text{ ND} \\ \hline \end{array}$ | | 31 | L-channel Offset Absorption | TLO | Same as 28 | | 32 | L-channel Capacity of High<br>Frequency Band Width | LTC | Same as 29 | | 33 | L-channel Capacity of Low<br>Frequency Band Width | LBC | Same as 30 | | 34 | R-channel Matrix Output | MOR | Same as 25 | | 35 | L-channel Matrix Output | MOL | | | | | | | (9/9) | Pin No. | Pin Name | Symbol | Internal Equivalent Circuit | |---------|----------------------------|--------|-----------------------------| | 36 | External R-channel Input 2 | ER2 | ₹ 10 kΩ ₹ 10 kΩ | | 37 | External L-channel Input 2 | EL2 | 40 kΩ 15 pF | | 38 | External R-channel Input 1 | ER1 | 36 × 40 kΩ | | 39 | External L-channel Input 1 | EL1 | \$ 10 kΩ<br> | | 40 | R-channel Fixed Output | FOR | Same as pin 25 | | 41 | L-channel Fixed Output | FOL | | | 42 | Monaural Offset Absorption | MOA | Same as pin 18 | #### 2. BLOCK FUNCTIONS #### 2.1 Stereo Demodulation Block #### (1) Stereo LPF This filter eliminates signals in the vicinity of 5 fH to 6 fH, such as SAP (Sub Audio Program) (5 fH) and telemetry signals (6.5 fH). The $\mu$ PC1851B's internal L-R demodulator, which uses a double-balanced circuit, demodulates L-R signals by multiplication of the L-R signal with the signal at the L-R carrier frequency (2 fH). The L-R signal tends to receive interference from the 6 fH signal because a square waveform is used as the switching carrier in this method. To eliminate this interference, the $\mu$ PC1851B incorporates traps at 5 fH and 6 fH. The filter response is adjusted by setting the FILTER SETTING bits (Write register, subaddress 02H, bits D0 to D5). ## (2) Stereo Phase Comparator The 8 fH signal generated at the Stereo VCO is divided by 8 (4 $\times$ 2) and then multiplied by the pilot signal passed through the stereo LPF. The two signals differ from each other by 90 degrees in terms of phase. The resistor and capacitor connected to the $\phi$ D1 and $\phi$ D2 pins form a filter that smoothes the phase error signal output from the Stereo Phase Comparator, converting the error signal to the DC voltage. When the voltage difference between $\phi$ D1 and $\phi$ D2 pins becomes 0 V (strictly speaking, not 0 V by the internal offset voltage), the VCO runs at 8 fH. The lag/lead filter externally connected to the pins $\phi$ D1 and $\phi$ D2 determines the capture range. #### (3) Stereo VCO The Stereo VCO runs at 8 fH with the internal capacitor. The frequency is adjusted by setting the STEREO VCO SETTING bits (Write register, subaddress 01H, bits D0 to D5). #### (4) Divider (Flip-flop) Produces two separate fH signals: the inphase fH signal, and the fH signal differing by 90 degrees from the input pilot signal by dividing the 8 fH frequency from the Stereo VCO by 8 (4 $\times$ 2). #### (5) Pilot Discrimination Phase Comparator (Level detector) Multiplies the pilot signal from the COM pin with the inphase fh signal from the divider. The resulting signal is smoothed by passing it through the external filter connected to the PD1 and PD2 pins and converted into DC voltage that is used to determine whether or not a stereo pilot is present (Read register, bit D6). #### (6) Pilot Canceler The fh signal from the divider is added to the stereo signal matrix depending on the level of the input pilot signal to cancel the pilot signal. #### (7) L+R LPF This LPF which has traps at f<sub>H</sub> and 24 kHz, allows only the monaural signal to pass through. The filter response is adjusted by setting the FILTER SETTING bit (Write register, subaddress 02H, bits D0 to D5). ## (8) De-emphasis The 75- $\mu$ s de-emphasis filter is for the monaural signal. The response is adjusted by setting the FILTER SETTING bit (Write register, subaddress 02H, bits D0 to D5). #### (9) L-R AM Demodulator Demodulates the L-R AM-DSB modulated signal by multiplying with the 2-fH signal which is synchronized to the pilot signal. The 2-fH square wave is used as the switching carrier. #### 2.2 SAP Demodulation Block ## (1) SAP BPF Picks up the SAP signal by the 50-kHz and 102-kHz traps and a response peak at 5 fh. The filter response is adjusted by setting the FILTER SETTING bit (Write register, subaddress 02H, bits D0 to D5). #### (2) Noise BPF The $\mu$ PC1851B monitors signals picked up by the noise BPF (fo = 180 kHz), and distinguishes noise from signals. By this method, the $\mu$ PC1851B prevents faulty SAP detection in a weak electric field. The filter response is adjusted by setting the FILTER SETTING bit (Write register, subaddress 02H, bits D0 to D5). #### (3) Noise Detector Performs full-wave rectification of noise from noise BPF, changes it to the DC voltage, and inputs it to the comparator. When the noise level exceeds the reference level, the Noise detection bit (Read register, bit D4) turns "1". The sensitivity and time constant of the circuit are adjusted by setting the values of the resistor and capacitor connected to the NDT pin. #### (4) SAP Detector Detects the signal from the SAP BPF and smoothes it through the SDT pin and inputs it to the comparator. When it detects the SAP signal, the SAP broadcast (Broadcast status) (Read register, bit D5) turns "1". #### (5) SAP Demodulator The SAP demodulator consists of a phase detector, a loop filter and an SAP VCO (PLL detection circuit). The SAP VCO oscillates at 10 fH, and performs phase comparison between the signal divided by 2 of the SAP VCO frequency and the SAP signal to make the PLL. The SAP VCO oscillating frequency is adjusted by setting the SAP VCO SETTING bit (Write register, subaddress 05H, bits D0 to D5). ### (6) SAP LPF Eliminates the SAP carrier and high-frequency buzz. The filter consists of a 2nd-order LPF and f<sub>H</sub> trap filter. The filter response is adjusted by setting the FILTER SETTING bit (Write register, subaddress 02H, bits D0 to D5). #### 2.3 dbx Noise Reduction Block All the filters required for TV-dbx Noise Reduction are incorporated. These filter responses are adjusted by setting all the FILTER SETTING bits (Write register, subaddress 02H, bits D0 to D5). ## (1) LPF This LPF has traps at fH and 24 kHz each. The fH trap filter minimizes interference by the fH signal which is not synchronized with the pilot signal (for example, leakage of the synchronous idle and buzz from the video signal). ## (2) 408-Hz LPF This filter is a de-emphasis filter. Its transfer function is as follows: $$T(f) = \frac{1 + j - \frac{f}{5.23k}}{1 + j - \frac{f}{408}}$$ #### (3) Variable Emphasis It is also called the spectral VCA. It is controlled by the spectral RMS. The transfer function is as follows: $$S^{-1}(f, b) = \frac{1 + j - \frac{f}{20.1k} \times \frac{1 + 51b}{b + 1}}{1 + j - \frac{f}{20.1k} \times \frac{1 + 51}{b + 1}}$$ where "b" is the variable transferred from the spectral RMS for controlling. #### (4) Wide-band VCA A VCA whose operating frequency range is mainly low to mid frequencies and controlled by the wide-band RMS. The transfer function is as follows: $$W^{-1}(a) = a$$ where "a" is the variable transferred from the wide-band RMS for controlling. ## (5) 2.19-kHz LPF This filter is a de-emphasis filter. Its transfer function is as follows: $$T(f) = \frac{1 + j - \frac{f}{62.5k}}{1 + j - \frac{f}{2.19k}}$$ #### (6) Spectral RMS Filter A filter that limits the band width of the signal input to the RMS which controls the variable emphasis. The transfer function is as follows: $$T (f) = \frac{(j \frac{f}{7.66k})^2}{1 + j \frac{f}{7.31k} + (j \frac{f}{7.66k})^2} \times \frac{j \frac{f}{3.92k}}{1 + j \frac{f}{3.92k}}$$ #### (7) Wide-band RMS Filter A filter that limits the band width of the signal input to the wide-band RMS which controls the wide-band VCA. The transfer function is as follows: $$T(f) = \frac{1}{1 + j - \frac{f}{2.09k}}$$ #### (8) Spectral RMS Detects the RMS value of the signal passed through the spectral RMS filter, and converts the signal to the DC voltage. The release time is set by adjusting the current $I\tau$ of the $\mu$ PC1851B and the capacitance of the external capacitor connected to the STI pin. The current $I\tau$ is adjusted by adjusting the current from the ITI pin. #### (9) Wide-band RMS Detects the RMS value of the signal passed through the wide-band RMS filter, and converts the signal to the DC voltage. The release time is set by adjusting the current $I_T$ of the $\mu$ PC1851B and the capacitance of the external capacitor connected to the WTI pin. The current $I_T$ is adjusted by adjusting the current from the ITI pin. #### 2.4 Matrix Block #### (1) Matrix Adds L+R signal and L-R signal to output L signal, and substracts L+R signal from L-R signal to output R signal. #### (2) Mode Selector The matrix block selects the signal from the monaural signal, Stereo signal, SAP signal by the User Mode. #### 2.5 Selector Block It selects the signal from the TV signal (signal with the audio multiple signal processed in the $\mu$ PC1851B) and external input (signal input from EL1, EL2, ER1 and ER2 pins), and outputs it to the surround processor block (surround, tone control, and volume control block). It also selects the gain of the selection signal (0 dB/6 dB) as well as switches the stereo/monaural output (by the $I^2C$ bus). #### 3. I2C BUS INTERFACE The $\mu$ PC1851B uses a 2-wire serial bus developed by Philips. The serial clock line (SCL) and serial data line (SDA) employ the 2-wire configuration as shown in Figure 3-1. The $\mu$ PC1851B contains an I<sup>2</sup>C bus interface circuit, eleven (8-bit) read/write registers, and one read-only register. ## Serial Clock Line (SCL) The master CPU outputs a serial clock to achieve data synchronicity. The $\mu$ PC1851B receives serial data based on this clock. The input level is CMOS-compatible. The clock frequency is from 0 to 100 kHz. #### Serial Data Line (SDA) The master CPU outputs data synchronously with the serial clock. The $\mu$ PC1851B receives this data based on the serial clock. The input level is CMOS-compatible Figure 3-1. Internal Equivalent Circuit of Interface Pins For SCL and SDA pins, a protection diode on the Vcc side is deleted not so as to pull the voltage of $I^2C$ bus line down to 0 V while the power supply is off (Vcc = 0 V). 22 #### 3.1 Data Transfer ## (1) Start condition The start condition is created when SDA changes from high to low while SCL is high, as shown in Figure 3-2. When the $\mu$ PC1851B receives this information, it captures data sent in synchronization with the clock. ### (2) Stop condition The stop condition is created when SDA changes from low to high while SCL is high, as shown in Figure 3-2. When the $\mu$ PC1851B receives this information, it stops receiving or outputting data. Figure 3-2. Data Transfer Start/Stop Condition ## (3) Data transfer When transferring data, be sure to switch data only when SCL is low, as shown in Figure 3-3. When SCL is high, the data must not be changed. \* SCL Note 2 Note 3 Note 4 Figure 3-3. Data Transfer **Notes** - 1. Data hold time: 300 ns MIN. - 2. Data setup time: 250 ns MIN. - 3. Interval when data must not be changed. - 4. Interval when data can be changed. #### 3.2 Data Transfer Format An example of data transfer in the write mode is shown in Figure 3-4. Write SDA D7 D6 D5 D4 D2 D1 D6 D5 D4 D3D2 D0 mode Start Slave address Read/ Acknow-Subaddress Acknow-Data Acknow- Stop write ledge ledge ledge Figure 3-4. Data Transfer Example in Write Mode Data consists of 8-bit units. This 8-bit data must always be followed by an acknowledge bit. Data transfer must be done on an MSB-first basis. The first byte after a start condition specifies the slave address. The slave address consists of 7 bits. Table 3-1 shows the slave addresses of the $\mu$ PC1851B. These slave addresses are registered by Philips. Slave address D6 D5 D4 D3 D2 D1 D0 Read/Write Mode Write 1 0 1 1 0 0 0 0 0 Read 1 0 1 1 0 0 1 Table 3-1. Slave Addresses of $\mu$ PC1851B The bit following the slave address is the read/write bit specifying the direction of the data to be transferred. During the read operation, data is transferred from the $\mu$ PC1851B to the master CPU. During the write operation, data is transferred from the master CPU to the $\mu$ PC1851B. "0" and "1" are written to the READ/WRITE bit during the Write and Read modes, respectively. The byte following the slave address is the subaddress of the $\mu$ PC1851B in the write mode. The $\mu$ PC1851B has eleven subaddresses, SA<sub>0</sub> to SA<sub>A</sub>, which are made up of 8 bits. Following the subaddress byte is the data to be set to the subaddress. ## (1) 1-byte data transfer The format for 1-byte data transfer is the following: | Start | Slave<br>address | Write<br>mode | Acknow<br>-ledge | Subaddress | Acknow<br>-ledge | Data | Acknow<br>-ledge | Stop | |-------|------------------|---------------|------------------|------------|------------------|------|------------------|------| |-------|------------------|---------------|------------------|------------|------------------|------|------------------|------| #### (2) Continuous data transfer The format when transferring multiple (7) bytes of data at one time by using the automatic increment function is the following: The master CPU transfers "00H" as subaddress SAo following the start condition and slave address. After the subaddress SAo, the master CPU transfers the SAo data, and continues with SA1, SA2,..., SAA data without transferring stop conditions in between. Finally, the stop condition is transferred and the transfer is completed. ## (3) Data read The $\mu$ PC1851B has one read register. The contents of this register can be read by the master CPU. The format when data is read is the following: | Start | Slave<br>address | Read | Acknow<br>-ledge | Data | Non-<br>acknow<br>-ledge | Stop | |-------|------------------|------|------------------|------|--------------------------|------| |-------|------------------|------|------------------|------|--------------------------|------| ## (4) Acknowledge In the case of the I<sup>2</sup>C bus, an acknowledge bit is added to the data as the 9th bit to determine whether data transfer was successful. The master CPU determines the success or failure of data transfer based on whether this acknowledge bit is a logical low or high. If the acknowledge interval is a logical low, this indicates that data transfer was successful. If it is a logical high, this indicates that data transfer was unsuccessful or that the slave side forcibly released the bus. ## (5) Automatic increment The $\mu$ PC1851B has the automatic increment function. The automatic increment is applied to the subaddresses 00H to 05H of the write register. The user can set ON/OFF the automatic increment of the subaddresses 06H to 0AH (refer to **4.1 Subaddress List**). Automatic increment ON: The subaddress is automatically increased. Setting the slave address and subaddress once enables the data of the next subaddress to be transferred without actually setting it. Automatic increment OFF: The subaddress is fixed. The data of the fixed subaddress can be set time after time. The increment of the subaddresses 06H to 0AH is individually controlled by each automatic increment ON/OFF bit. For example, if the automatic increment function of the subaddress 06H is set to ON and that of the subaddress 07H set to OFF, the subaddress is to be automatically increased from 06H to 07H and then fixed to 07H. Though the automatic increment function of the subaddress 0AH is set to ON, the subaddress is not to be increased. After setting the data of 0AH (acknowledge bit: low level), if the next data is transferred, the acknowledge is to be in non-acknowledge state (acknowledge bit: high level) and the data transfer from the master CPU is aborted. # 4. I<sup>2</sup>C BUS COMMANDS # 4.1 Subaddress List # (1) Write register (command list) | Bit<br>Sub-<br>address | MSB<br>D7 | D6 | D5 | D4 | D3 | D2 | D1 | LSB<br>D0 | |------------------------|----------------------------------|-----------------------------------------------------------------------------------------------|------------------------------|--------------------------------------------|-----------------------------------------------|---------------------------------------------|---------------------------------------|-------------------------| | 00Н | 0 | During noise<br>detection<br>Stereo/SAP<br>output stop<br>0: SAP OFF<br>1: Stereo,<br>SAP OFF | Input level setting | | | | | | | 01H | 0 | f <sub>H</sub> monitor<br>ON/OFF<br>0: OFF 1: ON | Stereo VCO setting | | | | | | | 02H | 0 | Pilot canceler<br>ON/OFF<br>0: ON 1: OFF | Filter setting | | | | | | | 03H | 0 | Input gain<br>0: 0 dB 1: 6 dB | Low-band separation setting | | | | | | | 04H | 0 | Surround<br>0: OFF 1: ON | High-band separation setting | | | | | | | 05H | 0 | 5f <sub>H</sub> monitor<br>ON/OFF<br>0: OFF 1: ON | SAP VCO setting | | | | | | | 06H | Automatic increment 0: OFF 1: ON | Input select 1 00: TV signal 01: External input 1 10: External input 2 11: Setting prohibited | | Input select 2<br>0: Stereo<br>1: Monaural | SAP1/SAP2<br>switchNote<br>0: SAP1<br>1: SAP2 | Stereo/SAP<br>switch<br>0: Stereo<br>1: SAP | Forced<br>monaural<br>0: OFF<br>1: ON | Mute<br>0: ON<br>1: OFF | | 07H | 0 | Automatic increment 0: OFF 1: ON | Volume control | | | | | | | 08H | 0 | Automatic increment 0: OFF 1: ON | Balance control | | | | | | | 09H | 0 | Automatic increment 0: OFF 1: ON | Bass control | | | | | | | 0AH | 0 | Automatic increment 0: OFF 1: ON | Treble control | | | | | | Note Output when SAP1 or SAP2 is selectd is as follows: | | L-channel output (LOT pin) | R-channel output (ROT pin) | | | | |------|----------------------------|----------------------------|--|--|--| | SAP1 | SAP | | | | | | SAP2 | Monaural (L+R) | SAP | | | | # (2) Read register | MSB | | | | | | | LSB | |----------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|----|-----| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Broadca | ast status | | Recepti | on status | | | | Power-on reset | Stereo pilot | SAP signal | Noise detection | Stereo broadcast reception | SAP broadcast reception | 1 | 1 | | 1: Detect | 0: Not available<br>1: Available | 0: Not available<br>1: Available | 0: Not available<br>1: Available | 0: Not available<br>1: Available | 0: Not available<br>1: Available | | | ## 4.2 Setting Procedure Precise adjustment of the dbx decoder is absolutely critical for optimum performance. Where possible, the adjustment should be performed after the $\mu$ PC1851B is mounted on the chassis and with the video system active. Set the data of write register as follows before the adjustment. Bit D7 D2 D0 D6 D5 D4 D3 D1 Subaddress 00H 01H 02H 03H 04H 05H 06H 07H 08H 09H 0AH Table 4-1. Default Setting of Write Register ## (1) Input level setting (Write register, subaddress 00H, bits D5 to D0) - <1> Write "1" to bit D0 (Mute: OFF) of subaddress 06H. - <2> Input sine wave of 300 Hz, 150 mVrms to COM pin. - <3> Set bits D5 to D0 (INPUT LEVEL SETTING bits) of subaddress 00H so that the output level of FOR pin is 500 mVrms (±10 mVrms). #### (2) Stereo VCO setting (Write register, subaddress 01H, bits D6 to D0) Perform this adjustment with no signal applied. - <1> Write "1" to bit D0 (Mute: OFF) of subaddress 06H. - <2> Write "1" to bit D6 (fH monitor: ON) of subaddress 01H. - <3> Connect frequency counter to FOR pin, and set bits D5 to D0 (STEREO VCO SETTING bits) of subaddress 01H so that frequency counter displays 15.73 kHz (±0.1 kHz). - <4> When setting is completed, write "0" to bit D6 (fH monitor: OFF) of subaddress 01H. ## (3) Filter setting (Write register, subaddress 02H, bits D6 to D0) - <1> Write "1" to bit D6 (Pilot canceler: OFF) of subaddress 02H. - <2> Input pilot signal (15.734 kHz, 30 mVrms or higher Note) to COM pin and set data of bits D5 to D0 (FILTER SETTING bits) of subaddress 02H so that the AC output level of the FOR pin becomes as small as possible (Decrease the set data from 63 (decimal)). - <3> When setting is completed, write "0" to bit D6 (pilot canceler: ON) of subaddress 02H. Note Recommended 100 mVrms. #### (4) Separation setting (Write register, subaddresses 03H and 04H, bits D5 to D0) - <1> Write "1" to bit D0 (Mute: OFF) of subaddress 06H. - <2> Write "20H" to bits D5 to D0 (HIGH-BAND SEPARATION SETTING bits) of subaddress 04H. - <3> Input composite signal to COM pin (300 Hz, 30 % modulation, L-only, with noise reduction), and set bits D5 to D0 (LOW-BAND SEPARATION SETTING bits) of subaddress 03H so that the output level of the FOR pin is as small as possible. - <4> Change the modulation frequency of the composite signal to 3 kHz, and set bits D5 to D0 of subaddress 04H so that the output level of the FOR pin is as small as possible. - <5> While bits D5 to D0 of subaddress 04H are set as in step <4> above, repeat the setting procedure of step <3> for bits D5 to D0 of subaddress 03H. ### (5) SAP VCO setting (Write register, subaddress 05H, bits D6 to D0) Perform this adjustment with no signal applied. - <1> Add a 1 M $\Omega$ resistor between the SOA pin and GND. - <2> Write "1" to bit D0 (Mute: OFF) of subaddress 06H. - <3> Write "1" to bit D6 (5 fh monitor: ON) of subaddress 05H. - <4> Connect a frequency counter to the FOR pin, and set bits D5 to D0 of subaddress 05H (SAP VCO SETTING bits) so that 78.67 kHz (±0.5 kHz) is displayed on the frequency counter. - <5> When setting is completed, write "0" to bit D6 (5 fH monitor: OFF) of subaddress 05H. - <6> Delete the 1 M $\Omega$ resistor between the SOA pin and GND. ## 4.3 Explanation of Write Register ## (1) Stereo/SAP output stop function during noise detection Stereo/SAP output stop can be selected with the data of bit D6 of subaddress 00H during weak electrical field conditions (recommended noise level during circuit use is 34 mVrms (TYP.) or more). SAP output stop : Only SAP output is stopped. SAP and stereo output stop : SAP and stereo outputs are stopped, switch to monaural output. Noise level detection is performed, when detected a noise about at 11.5 f<sub>H</sub> (180 kHz), a frequency that is sufficiently apart from that of the high frequency signals such as the stereo, SAP, and telemetry signal. If noise is detected, "1" is set to bit D4 of the read register (Refer to section **4.4**, **(4) Noise detection**) Figure 4-1. Stereo/SAP Output Stop Function During Noise Detection ## (2) Mute The mute function can be set ON/OFF with the data of bit D0 of subaddress 06H. The mute on state is entered when bit D0 is set to 0 after power-on reset. Figure 4-2. Mute Caution When switching the power ON/OFF, use the external mute (200 ms) in order to minimize shock noise. ## (3) Mode switch (L-, R-channel output (LOT, ROT pins)) The output signal for the L- and R-channel outputs (LOT, ROT pins) can be selected with bits D3 to D1 of subaddress 06H. For the combinations of data of each output signal bit, refer to **5. MODE MATRIX**. Forced monaural ON/OFF: When set to ON, a monaural signal is forcibly output regardless of the selection of other bits. Stereo/SAP switch : When forced monaural is set to OFF, performs selection of stereo or SAP. SAP1/SAP2 switch : When SAP output is selected with the stereo/SAP switch, performs selection of SAP1 or SAP2. | | L-Channel Output (LOT pin) | R-Channel Output (ROT pin) | | | | |------|----------------------------|----------------------------|--|--|--| | SAP1 | SAP output | | | | | | SAP2 | Monaural (L+R) output | SAP output | | | | Figure 4-3. Mode Switch (L-, R-Channel Output (LOT, ROT pins)) ## (4) Input select The signal to be input to the selector block in the $\mu$ PC1851B can be selected by the data of bits D4 to D6 of subaddress 06H. The selected signal is output from the LOT, ROT, FOL and FOR pins. For the combination of bits for the signal to be selected, refer to 6. SELECTOR TABLE. Input select 1: switches the TV signal (signal with the audio multiple signal processed in the $\mu$ PC1851B) Figure 4-4. Input Select and external inputs 1 and 2 (signal input from EL1, EL2, ER1 and ER2 pins). Input select 2: switches the stereo signal and monaural signal. D7 D6 D5 D3 D2 D1 D0 06H SAP1/SAP2 Automatic Input select 1 Stereo/SAP Forced monaural Input select 2 Mute ON/OFF increment switch switch Input select 2 L-channel output R-channel output (LOT, FOL pins) (ROT, FOR pins) L-channel signal R-channel signal 1 Note Monaural (L+R) signal Input select 1 00 TV signal 01 External input 1 10 External input 2 Setting prohibited 11 **Note** When SAP2 is selected by switching SAP1/SAP2, the L+R signal and SAP signal are composite to be output. ## (5) Input gain The gain of the signal to be input to the selector block in the $\mu$ PC1851B can be selected by the data of bit D6 of subaddress 03H. Figure 4-5. Input Gain ## (6) Surround function The surround function ON/OFF can be selected by the data of bit D6 of subaddress 04H. Figure 4-6. Surround Function 34 ## (7) Volume, Balance control The volume and balance of the output (LOT and ROT pins) can be controlled at 64 levels by the data of bits D0 to D5 of subaddresses 07H and 08H. The volume attenuation is 80 dB or higher. Figure 4-7. Volume, Balance Control #### Volume control ## Balance control 35 ## (8) Bass, Treble control The bass and treble sound quality of the output (LOT and ROT pins) can be controlled at 64 levels by the data of the bits D0 to D5 of subaddresses 09H and 0AH. The bass control amount of the low frequency band width boost/cut is $\pm 11$ dB TYP. at 100 Hz. The treble control amount of the high frequency band width boost/cut is ±13 dB TYP. at 10 kHz. Figure 4-8. Bass, Treble control #### Bass control D7 D6 D5 D4 D3 D2 D1 D0 09H 0 Automatic Bass control increment Bass control Data Gain D5 - D0 111111 **Boost** 100000 0 dB 000000 Cut ## • Treble control #### (9) Automatic increment function The automatic increment function ON/OFF can be selected by the data of bit D7 of subaddress 06H and that of bit D6 of subaddresses 07H to 0AH. For the details of the automatic increment function, refer to **3.2 (5) Automatic increment**. Figure 4-9. Automatic Increment Function Caution After power-on reset, be sure to set the data. 37 #### 4.4 Explanation of Read Register #### (1) Power-on reset detection Whether a power-on reset was detected is detected with bit D7 of the read register. D7 D6 D4 D3 D2 D1 D0 Broadcast status Reception status Power-on Noise Stereo SAP 1 Stereo SAP reset detection broadcast broadcast broadcast broadcast reception reception Power-on reset detection Power-on reset detection Figure 4-10. Power-On Reset Detection #### (2) Stereo, SAP broadcast (broadcast status) detection Whether SAP or stereo broadcast from a broadcasting station is being broadcast is detected with bits D5 and D6 of the read register. When a SAP signal (5 fH) or stereo pilot signal is detected, the register data becomes "1". D7 D6 D5 D4 D3 D2 D1 D0 Broadcast status Reception status Power-on Noise Stereo SAP 1 Stereo SAP reset detection broadcast broadcast broadcast broadcast reception reception SAP broadcast No SAP broadcast 1 SAP broadcast (SAP signal detected) Stereo broadcast 0 No Stereo broadcast Stereo broadcast (stereo pilot signal detected) 1 Figure 4-11. Stereo, SAP Broadcast (Broadcast Status) Detection #### (3) Stereo, SAP broadcast reception (reception status) detection Whether SAP or stereo broadcast is being received and the $\mu$ PC1851B outputs the audio signal can be detected with bits D2 and D3 of the read register. The register data become "1" only if the SAP signal (5 fH) is detected when the SAP broadcast reception is selected, or if the stereo pilot signal is detected when the stereo broadcast reception is selected. D7 D6 D4 D3 D2 D1 D0 Reception status Broadcast status Power-on Noise Stereo SAP 1 Stereo SAP reset detection broadcast broadcast broadcast broadcast reception reception SAP broadcast reception No outputing SAP broadcast 1 Outputing SAP broadcast Stereo broadcast reception No outputing stereo broadcast 1 Outputing stereo broadcast Figure 4-12. Stereo, SAP Broadcast Reception (Reception Status) Detection #### (4) Noise detection Noise can be detected with bit D4 of the read register. It is monitored in the vicinity of the 11.5 $f_H$ (180 kHz) signal level. During noise detection, the operation of the SAP demodulator block and the stereo demodulation block is interrupted (Refer to section **4.3 (1) Stereo/SAP output stop function during noise detection**). D7 D4 D0 D6 D5 D3 D2 D1 Broadcast status Reception status Power-on Noise Stereo SAP 1 Stereo SAP reset detection broadcast broadcast broadcast broadcast reception reception Noise detection 0 1 No noise Noise Figure 4-13. Noise Detection 39 #### 5. MODE MATRIX Mute OFF (Write register, subaddress 06H, bit D0 : "1") (1) Read register, bit D4: 0 | Broadcast | | Write R | egister | | Out | tput | | Read Register | | | | | | |--------------|--------------------|-------------------|-----------------|------------------------|-----------------|------------|---------|---------------|------------------|--------|---------------|----------------------------------|-------------------------------| | mode | Forced | Stereo | SAP1 | | | R-ch | Broadca | st status | Reception status | | | | | | | monaural<br>ON/OFF | /SAP<br>switch | /SAP2<br>switch | /SAP<br>output<br>stop | output<br>(LOT) | | | | | | SAP<br>signal | Stereo<br>broadcast<br>reception | SAP<br>broadcast<br>reception | | | | Subaddress<br>06H | <b>,</b> | Subaddress<br>00H | | | | | | | | | | | | Bit D1 | Bit D2 | Bit D3 | Bit D6 | | | Bit D6 | Bit D5 | Bit D3 | Bit D2 | | | | | Monaural | _ | - | _ | _ | L+ | -R | 0 | 0 | 0 | 0 | | | | | Stereo | 0 | _ | _ | _ | L | R | 1 | 0 | 1 | 0 | | | | | | 1 | | | | L+ | -R | | | 0 | | | | | | Monaural+SAP | 0 | 0 | _ | _ | L+ | -R | 0 | 1 | 0 | 0 | | | | | | | 1 | 0 | | SA | <b>\</b> P | | | | 1 | | | | | | | | 1 | | L+R | SAP | | | | | | | | | | 1 | _ | _ | | L+ | -R | | | | 0 | | | | | Stereo+SAP | 0 | 0 | - | - | L | R | 1 | 1 | 1 | 0 | | | | | | | 1 | 0 | | SA | λP | | | 0 | 1 | | | | | | | | 1 | | L+R | SAP | | | | | | | | | | 1 | _ | _ | | L+ | -R | | | | 0 | | | | #### (2) Read register, bit D4: 1 | Broadcast | | Write R | Register | | Out | put | | Read F | Register | | |--------------|------------------------------|--------------------------|-------------------------|----------------------------------|--------------------------|-------------------------|----------------------------|----------------------------|----------|-------------------------------| | mode | Forced<br>monaural<br>ON/OFF | Stereo<br>/SAP<br>switch | SAP1<br>/SAP2<br>switch | Stereo<br>/SAP<br>output<br>stop | L-ch<br>outputl<br>(LOT) | R-ch<br>output<br>(ROT) | Broadca<br>Stereo<br>pilot | st status<br>SAP<br>signal | Stereo | SAP<br>broadcast<br>reception | | | ; | Subaddress<br>06H | 3 | Subaddress<br>00H | | | | | | | | | Bit D1 | Bit D2 | Bit D3 | Bit D6 | | | Bit D6 | Bit D5 | Bit D3 | Bit D2 | | Monaural | ı | I | ı | _ | L+ | -R | 0 | 0 | 0 | 0 | | Stereo | 0 | - | _ | 0 | L | R | 1 | 0 | 1 | 0 | | | | | | 1 | L+ | -R | 0 | | 0 | | | Monaural+SAP | 0 | 1 | 0 | 0 | L+ | -R | 0 | 0 | 0 | 0 | | | | | | 1 | | | | | | | | | | | 1 | 0 | | | | | | | | | | | | 1 | | | | | | | | Stereo+SAP | 0 | 0 | _ | 0 | L | R | 1 | 0 | 1 | 0 | | | | | | 1 | L+ | -R | 0 | | 0 | | | | | 1 | 0 | 0 | | | | | | | | | | | | 1 | | | | | | | | | | | 1 | 0 | | | | | | | | | | | | 1 | | | | | | | Remarks 1. When the µPC1851B recognizes a weak electric field, bit D4 of the read register becomes "1". 2. —: Don't care. #### 6. SELECTOR TABLE Input signal: TV signal (signal with the audio multiple signal processed in the $\mu$ PC1851B) External input 1 (signal input from EL1, ER1 pins) External input 2 (signal input from EL2, ER2 pins) L-channel, R-channel L-channel, R-channel L-channel, R-channel | | Write Register | | Out | tput | |-------------|------------------|----------------|------------------------|----------------------| | Mute ON/OFF | Input select 1 | Input select 2 | L-channel output | R-channel output | | | Subaddress : 06H | | (LOT, FOL pins) | (ROT, FOR pins) | | Bit : D0 | Bits : D6, D5 | Bit : D4 | | | | 0 | | _ | Mu | ute | | 1 | 00 | 0 | TV signal (L) | TV signal (R) | | | 01 | | External input 1 (L) | External input 1 (R) | | | 10 | | External input 2 (L) | External input 2 (R) | | | 11 | | Setting prohibited (no | signal, unconnected) | | | 00 | 1 | TV signal | $\frac{1}{2}$ (L+R) | | | 01 | | External input 1 | $\frac{1}{2}$ (L+R) | | | 10 | | External input 2 | 1/2 (L+R) | | | 11 | | Setting prohibited (no | signal, unconnected) | Remark - : Don't care #### 7. USAGE CAUTIONS #### 7.1 Caution on Shock Noise Reduction When switching the power ON/OFF, use the external mute (approx. 200 ms) in order to minimize shock noise (Refer to section **4.3 (2) Mute**). #### 7.2 Supply Voltage Pass data through the I<sup>2</sup>C bus only after stabilizing the supply voltage of the entire application system. #### 7.3 Impedance of Input and Output Pins Table 7-1. Impedance of Input and Output Pins | | Input pin | | |----------|--------------------------|-----------| | Symbol | Description | Impedance | | СОМ | Composite signal input | 80 kΩ | | SI | SAP single input | | | EL1, EL2 | External L-channel input | | | ER1, ER2 | External R-channel input | | | | Output pin | | |--------|-------------------------|-----------| | Symbol | Description | Impedance | | SOT | SAP single input | 360 Ω | | ROT | R-channel output | 15 Ω | | LOT | L-channel output | | | MOR | R-channel matrix output | | | MOL | L-channel matrix output | | | FOR | R-channel fixed output | | | FOL | L-channel fixed output | | #### 7.4 Drive Capability of Output Pins Table 7-2. Drive Capability of Output Pins | Pin symbol | Pin description | Output pin-GND Connection Resistance | Drive capability | |------------|-------------------------|--------------------------------------|------------------------------| | SOT | SAP single output | 10 kΩ | $3$ -k $\Omega$ load or less | | ROT | R-channel output | | 700-Ω load or less | | LOT | L-channel output | | | | MOR | R-channel matrix output | | | | MOL | L-channel matrix output | | | | FOR | R-channel fixed output | | | | FOL | L-channel fixed output | | | #### Remark If the load capacitance of the output pins (SOT, ROT, LOT, MOR, MOL, FOR, FOL pins) exceeds 100 pF, parasitic oscillation may occur. In this case, connect a resistor between the output pins and the load capacitance. Bear in mind that the load capacitance is changed by wiring pattern on the printed circuit board. #### 7.5 Caution on External Components According to the license contract with THAT Corporation, use the following for external components. ★ With regard to the use of other external components, please contact to THAT corporation. Table 7-3. External Components | Pin symbol | Pin description | External component | |------------|------------------------|----------------------------| | ITI | Timing current setting | Metal film resistor (±1 %) | | STI | Spectral RMS timing | Tantalum capacitor (±10 %) | | WTI | Wide-band RMS timing | | #### 7.6 Change of Electrical Characteristics by External Components - (1) SAP sensitivity can be lowered by inserting a resistor between the SDT pin and GND. - (2) Noise sensitivity can be changed by changing the value of the resistor between the NDT pin and GND. - (3) The capture range can be changed by changing the recommended 1 $\mu$ F value of the capacitor between the $\phi$ D1 and $\phi$ D2 pins. - Reducing the capacitor value increases the capture range, and increasing it reduces the capture range. However, too small a capacitor value may cause the distortion rate to become worse during stereo output, or may cause malfunction. In this case, please contact NEC. #### 8. ELECTRICAL SPECIFICATIONS ## Absolute Maximum Ratings (unless otherwise specified, $T_A = 25$ °C) | Parameter | Symbol | Conditions | Ratings | Unit | |----------------------------------------|--------|---------------|-------------|------| | Power supply voltage | Vcc | Vcc pin | 11.0 | V | | I <sup>2</sup> C bus input pin voltage | Vcont | SDA, SCL pins | Vcc | V | | Composite signal input voltage | Vin | COM pin | Vcc | V | | Package power dissipation | Po | | 700 | mW | | Operating ambient temperature | TA | Vcc = 9 V | -20 to +75 | °C | | Storage temperature | Tstg | | -40 to +125 | °C | Caution Exposure to Absolute Maximum Rating for extended periods may affect device reliability; exceeding the ratings could cause permanent damage. The parameters apply independently. ## Recommended Operating Conditions (unless otherwise specified, T<sub>A</sub> = 25 °C) | Parameter | Symbol | | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------------------------|----------------------|-----------------------------------------------------------------------------|------------------------------|------|--------|------|------------------| | Power supply voltage | Vcc | Vcc pin | | | 9.0 | 10.0 | V | | I <sup>2</sup> C bus input pin voltage (High level) | V <sub>cont(H)</sub> | SDA, SCL pins | | | _ | 5.0 | V | | I <sup>2</sup> C bus input pin voltage (Low level) | V <sub>cont(L)</sub> | | | | _ | 1.5 | V | | Input impedance | Rin | COM, SI, EL1, EL2, ER1, ER2 pins | | | _ | 95 | kΩ | | Output load impedance 1 | R <sub>L1</sub> | LOT, ROT, MOL, MOR, FOL, FOR pins,<br>AC load impedance at 100 % modulation | | | _ | _ | kΩ | | Output load impedance 2 | R <sub>L2</sub> | SOT pin, AC load impedance at 100 % modulation | | | _ | _ | kΩ | | Output load impedance 3 | RL3 | LOT, ROT, MOL, MOR, FOL, FOR pins,<br>DC load impedance at 100 % modulation | | | _ | _ | kΩ | | Output load impedance 4 | R <sub>L4</sub> | SOT pin, D<br>modulation | C load impedance at 100 % | 25.0 | _ | _ | kΩ | | Composite signal input voltage | Vin | COM pin | L+R signal, 100 % modulation | - | 0.424 | _ | V <sub>p-p</sub> | | | | | L-R signal, 100 % modulation | _ | 0.848 | _ | V <sub>p-p</sub> | | | | | Pilot signal | _ | 0.0848 | _ | V <sub>p-p</sub> | | | | | SAP signal | _ | 0.254 | _ | V <sub>p-p</sub> | | External input signal voltage | Vext | EL1, EL2, I | EL1, EL2, ER1, ER2 pins | | | 5.6 | V <sub>p-p</sub> | | Clock frequency | fscL | SCL pin | | _ | _ | 100 | kHz | # Electrical Characteristics (unless otherwise specified, TA = 25 $^{\circ}$ C, RH $\leq$ 70 %, Vcc = 9.0 V, adding 30 kHz LPF to output pins) (1/3) | | | | | | | (1/3 | |----------------------------------------------------|-------------------|-------------------------------------------------------------------|------|------|------|-------------------| | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | | Input: COM pin, Output: FOL, FOR pins | | | | | | | | Supply current | Icc | No signal | _ | 57 | 75 | mA | | Stereo detection input sensitivity | STSENCE | 15.734 kHz, sine wave | 11 | 16 | 21 | mVrms | | Stereo detection hysteresis | SThy | Only stereo pilot signal input | 5.0 | 5.7 | 10 | dB | | Stereo detection capture range | STCCL | Vin = 30 mVrms | -5.5 | -4.0 | -2.5 | % | | | STcch | Only stereo pilot signal input | +2.5 | +4.0 | +5.5 | % | | SAP detection input sensitivity | SAPSENCE | f = 78.67 kHz, 0% modulation | 17 | 23 | 30 | mV <sub>rms</sub> | | SAP detection hysteresis | SAPhy | Only SAP carrier input | 3.3 | 4.8 | 6.3 | dB | | Noise detection input sensitivity | NOsence | Input sine wave<br>f: Noise BPF peak | 20 | 30 | 40 | mVrms | | Noise detection hysteresis | NОнч | Input sine wave<br>f: Noise BPF peak | 1 | 2 | 3 | dB | | Monaural total output voltage | Vомо | 300 Hz, 100% modulation,<br>Pre-emphasis: ON | 480 | 500 | 520 | mVrm | | Stereo total output voltage | Vost | 300 Hz, 100 % modulation | 450 | 500 | 550 | mV <sub>rms</sub> | | SAP total output voltage | Vosap1 | Noise reduction: ON | 400 | 500 | 600 | mV <sub>rms</sub> | | Difference between monaural L and R output voltage | Volr | 300 Hz, 100% modulation | -0.5 | - | +0.5 | dB | | Monaural total frequency characteristics 1 | Vомо1 | 1 kHz, 30% modulation, (f = 300 Hz: 0 dB)<br>Pre-emphasis: ON | -0.5 | - | +0.5 | dB | | Monaural total frequency characteristics 2 | V <sub>OMO2</sub> | 3 kHz, 30% modulation, (f = 300 Hz: 0 dB)<br>Pre-emphasis: ON | -0.5 | - | +0.5 | dB | | Monaural total frequency characteristics 3 | Vомоз | 8 kHz, 30% modulation, (f = 300 Hz: 0 dB)<br>Pre-emphasis: ON | -0.8 | - | +0.8 | dB | | Monaural total frequency characteristics 4 | Vомо4 | 12 kHz, 30% modulation, (f = 300 Hz: 0 dB)<br>Pre-emphasis: ON | -5.5 | -3.0 | -1.5 | dB | | Stereo total frequency characteristics 1 | Vost1 | 1 kHz, 30% modulation, (f = 300 Hz: 0 dB)<br>Noise reduction: ON | -0.5 | - | +0.5 | dB | | Stereo total frequency characteristics 2 | Vost2 | 3 kHz, 30% modulation, (f = 300 Hz: 0 dB)<br>Noise reduction: ON | -0.5 | - | +0.5 | dB | | Stereo total frequency characteristics 3 | Vost3 | 8 kHz, 30% modulation, (f = 300 Hz: 0 dB)<br>Noise reduction: ON | -1.0 | - | +1.0 | dB | | Stereo total frequency characteristics 4 | Vost4 | 12 kHz, 30% modulation, (f = 300 Hz: 0 dB)<br>Noise reduction: ON | -8.0 | -5.0 | -2.0 | dB | | SAP total frequency characteristics 1 | Vosap11 | 1 kHz, 30% modulation, (f = 300 Hz: 0 dB)<br>Noise reduction: ON | -1.2 | +0.3 | +1.2 | dB | | SAP total frequency characteristics 2 | Vosap12 | 3 kHz, 30% modulation, (f = 300 Hz: 0 dB)<br>Noise reduction: ON | -1.2 | 0.0 | +1.2 | dB | | SAP total frequency characteristics 3 | Vosap13 | 8 kHz, 30% modulation, (f = 300 Hz: 0 dB)<br>Noise reduction: ON | -4.0 | -1.0 | +1.0 | dB | | Stereo channel separation 1 | Sep <sub>1</sub> | 300 Hz, 30% modulation | 27 | 32 | _ | dB | (2/3) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------|------|------|------|------| | Stereo channel separation 2 | Sep <sub>2</sub> | 1 kHz, 30% modulation | 23 | 30 | _ | dB | | Stereo channel separation 3 | Sep₃ | 3 kHz, 30% modulation | 27 | 35 | _ | dB | | Stereo channel separation 4 | Sep <sub>4</sub> | 5 kHz, 30 % modulation | 23 | 30 | _ | dB | | Stereo channel separation 5 | Sep₅ | 8 kHz, 30 % modulation | - | 25 | _ | dB | | Monaural total harmonic distortion | ТНОмо | 1 kHz, 100% modulation<br>Pre-emphasis: ON | - | 0.1 | 0.5 | % | | Stereo total harmonic distortion 1 | THDsT1 | 1 kHz, 100% modulation<br>Noise reduction: ON | - | 0.3 | 1.5 | % | | Stereo total harmonic distortion 2 | THDsT2 | 8 kHz, 30% modulation<br>Noise reduction: ON | - | 0.8 | 1.8 | % | | SAP total harmonic distortion | THDsap | 1 kHz, 100% modulation<br>Noise reduction: ON | _ | 0.5 | 2.0 | % | | Crosstalk 1 (SAP → Stereo) | CT <sub>1</sub> | SAP: 1 kHz, 100 % modulation<br>Stereo: Pilot signal only, 0 % modulation<br>Filter: 1 kHz BPF<br>User mode: Stereo | - | _ | -65 | dB | | Crosstalk 2 (Stereo → SAP) | CT <sub>2</sub> | Stereo : 1 kHz, 100 % modulation,<br>SAP : Carrier only, 0 % modulation<br>Filter: 1 kHz BPF<br>User mode: SAP1 | - | - | -65 | dB | | Monaural total S/N | S/N <sub>MO</sub> | 300 Hz, 100% modulation<br>Pre-emphasis: ON | 65 | 68 | - | dB | | Stereo total S/N | S/NsT | 300 Hz, 100 % modulation | 60 | 65 | _ | dB | | SAP total S/N | S/Nsap | Noise reduction: ON | 70 | 80 | _ | dB | | Input: External input pins, output: L | OT, ROT pin | s | | | | | | Total muting level | Mute | TV signal : 1 kHz, 100 % modulation<br>External input : 1 kHz, 500 mV <sub>rms</sub> | 80 | _ | _ | dB | | Timing current | lτ | Current provided to STI and WTI pins | 7.1 | 7.5 | 7.9 | μΑ | | Inter-mode DC offset 1 | V <sub>DOF1</sub> | $Mute \to Monaural$ | -50 | - | +50 | mV | | Inter-mode DC offset 2 | V <sub>DOF2</sub> | Mute → Stereo | -50 | - | +50 | mV | | Inter-mode DC offset 3 | V <sub>DOF3</sub> | $Mute \to SAP1$ | -50 | - | +50 | mV | | Inter-mode DC offset 4 | V <sub>DOF4</sub> | $Mute \to External \; input$ | -50 | - | +50 | mV | | Surround output characteristics 1 | Vsr1L | External L-channel input : 100 Hz, 150 mV <sub>rms</sub> Surround : ON, LOT pin | -7.5 | -4.5 | 0.0 | dB | | Surround output characteristics 2 | Vsr <sub>2</sub> L | External L-channel input : 1 kHz, 150 mV <sub>rms</sub><br>Surround : ON, LOT pin | 4.0 | 5.6 | 7.0 | dB | | Surround output characteristics 3 | Vsr3L | External L-channel input : 10 kHz, 150 mV <sub>rms</sub> Surround : ON, LOT pin | 4.5 | _ | 8.0 | dB | | Surround output characteristics 4 | Vsr4r | External L-channel input : 1 kHz, 150 mV <sub>rms</sub> Surround : ON, ROT pin | -1.5 | - | +1.5 | dB | (3/3) | | | | | | | | | (3/3) | |----------------------------------------------------------------------------------|--------------------|-------------------------------------------------------------|-----------------|------|------|-------|------|---------------| | Parameter | Symbol | Conditions | Sub-<br>address | Data | MIN. | TYP. | MAX. | Unit | | Low frequency band width boost control | Vвв | 100 Hz, | 09H | 3FH | 9 | 11 | 13 | dB | | Low frequency band width cut control | V <sub>BC</sub> | External input = 150 mV <sub>rms</sub> | | 00H | -13 | -11 | -9 | dB | | High frequency band width boost control | Vтв | 10 kHz, | 0AH | 3FH | 10 | 13 | 16 | dB | | High frequency band width cut control | Vтс | External input = 150 mV <sub>rms</sub> | | 00H | -16 | -13 | -10 | dB | | Volume attenuation 1 | ATT <sub>VL1</sub> | 1 kHz, | 07H | 3FH | -1.0 | 0.0 | +1.0 | dB | | Volume attenuation 2 | ATT <sub>VL2</sub> | External input = 500 mV <sub>rms</sub> | | 20H | -20 | -17.5 | -14 | dB | | Volume attenuation 3 | ATT <sub>VL3</sub> | | | 00H | - | _ | -80 | dB | | Balance attenuation L-ch 1 | ATT <sub>BL1</sub> | 1 kHz, | 08H | 3FH | - | - | -60 | dB | | Balance attenuation L-ch 2 | ATT <sub>BL2</sub> | External input = 500 mV <sub>rms</sub> | | 30H | -14 | -10 | -6 | dB | | Balance attenuation L-ch 3 | ATT <sub>BL3</sub> | | | 20H | -1.0 | 0.0 | +1.0 | dB | | Balance attenuation L-ch 4 | ATT <sub>BL4</sub> | | | 00H | -1.0 | 0.0 | +1.0 | dB | | Balance attenuation R-ch 1 | ATT <sub>BR1</sub> | | | 3FH | -1.0 | 0.0 | +1.0 | dB | | Balance attenuation R-ch 2 | ATT <sub>BR2</sub> | | | 20H | -1.0 | 0.0 | +1.0 | dB | | Balance attenuation R-ch 3 | ATT <sub>BR3</sub> | | | 10H | -14 | -10 | -6 | dB | | Balance attenuation R-ch 4 | ATT <sub>BR4</sub> | | | 00H | - | _ | -60 | dB | | Difference between monaural L and R output voltage 1 (in case of external input) | Volr1 | 1 kHz,<br>External input = 500 mV <sub>rms</sub> | 07H | 3FH | -1.5 | 0.0 | +1.5 | dB | | Difference between monaural L and R output voltage 2 (in case of external input) | Volr2 | | | 20H | -2.0 | 0.0 | +2.0 | dB | | Difference between monaural L and R output voltage 3 (in case of external input) | Volr3 | | | 10H | -3.0 | 0.0 | +3.0 | dB | | Crosstalk 3 TV signal → External input | СТз | TV signal: 1 kHz,<br>100 % modulation | 07H | 3FH | - | - | -80 | dB | | Crosstalk 4<br>L-ch $\rightarrow$ R-ch | CT <sub>4</sub> | External input:<br>1 kHz, 500 mV <sub>rms</sub> | | | - | -80 | -70 | dB | | Total harmonic distortion (in case of external input) | ТНОехт | 1 kHz,<br>External input = 500 mV <sub>rms</sub> | 07H | 3FH | _ | 0.1 | 0.5 | % | | Maximum input voltage of external input | VIEM | 1 kHz, Total harmonic distortion rate: 1 % (External input) | 07H | 3FH | 1.7 | 2.1 | - | Vrms | | Output noise<br>(in case of external input) | NO | No signal, $R_g = 600 \Omega$ , Filter: DIN/AUDIO | 07H | 3FH | _ | 50 | 150 | $\mu V_{rms}$ | # Test Condition Parameters for Electrical Characteristics (Unless otherwise specified, Ta = 25 $^{\circ}$ C, RH $\leq$ 70 %, Vcc = 9 V, adding 30 kHz LPF to output pins) (1/8) | Parameter | Symbol | Test Conditions | User Mode Note | |------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | Supply current | Icc | Icc : Current sent to Vcc pin when there is no signal | Monaural | | Stereo detection input sensitivity | STSENCE | ST <sub>SENCE</sub> : Input signal level of COM pin (input signal: 15.734 kHz) When read register D6 changes from 0 to 1 | Stereo | | Stereo detection hysteresis | SТнү | ST <sub>HY</sub> =20 log (ST <sub>SENCE</sub> ÷ V) ST <sub>SENCE</sub> : Stereo detection input sensitivity V: Input signal level of COM pin (Input signal: 15.734 kHz) Read register D6 is first set to 1, then input signal level is gradually lowered until D6 is changed to 0 | | | Stereo detection capture range | STccl | STCCL = $\Delta f \div 15.734 \text{ kHz}$<br>$\Delta f$ : Difference between f and 15.734 kHz<br>f: Input signal (14.5 kHz, 30 mV <sub>rms</sub> ) to COM pin.<br>Gradually raise frequency and measure frequency<br>when read register D6 becomes 1. | | | | SТссн | STcch = Δf ÷ 15.734 kHz Δf: Difference between f and 15.734 kHz f: Input signal (17.0 kHz, 30 mV <sub>rms</sub> ) to COM pin. Gradually lower frequency and measure frequency when read register D6 becomes 1. | | | SAP detection input sensitivity | SAPsence | SAP <sub>SENCE</sub> : Input signal level of COM pin (input signal: 78.67 kHz)<br>When read register D5 changes from 0 to 1 | SAP | | SAP detection hysteresis | SAP <sub>HY</sub> | SAPHY =20 log (SAPSENCE + V) SAPSENCE: SAP detection input sensitivity V: Input signal level of COM pin (Input signal: 78.67 kHz) When read register D5 is first set to 1, input signal level is gradually lowered until D5 becomes 0. | | | Noise detection input sensitivity | NOSENCE | NOsence: Input signal level of COM pin Read register D4: Apply 6-V DC voltage to SDT pin to change it to 0 Read register D4: Input signal (160 kHz, 10 mV <sub>rms</sub> ) to COM pin. Raise the frequency until the DC voltage of the NDT pin reaches the maximum level, and then, while maintaining the frequency level, gradually raise the input signal level until D4 becomes 1. | | | Noise detection hysteresis | NОнy | | | | Monaural total output voltage | Vомо | V <sub>OMO</sub> : Output voltage of FOL and FOR pins<br>COM pin: Monaural signal (300 Hz, 100 % modulation) input | Monaural | | Stereo total output voltage | Vost | L-channel Vost: Output voltage of FOL pin COM pin: Stereo signal (L-only, 300 Hz, 100 % modulation) input R-channel Vost: Output voltage of FOR pin COM pin: Stereo signal (R-only, 300 Hz, 100 % modulation) input | | (2/8) | Parameter | Symbol | Test Conditions | User Mode Note | |----------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | SAP total output voltage | Vosap1 | Vosap1 : Output voltage of FOL and FOR pins<br>COM pin: SAP signal (300 Hz, 100 % modulation) input | SAP1 | | Difference between monaural L and R output voltage | Volr | Volr = 20 log (VL ÷ VR) VL: Output voltage of FOL pin COM pin: Monaural signal (300 Hz, 100 % modulation) input VR: Output voltage of FOR pin COM pin: Monaural signal (300 Hz, 100 % modulation) input | Monaural | | Monaural total frequency characteristics 1 | Vомо1 | Vomo1 = 20 log {V(1k) ÷ V(300)} V(1k): Output voltage of FOL pin COM pin: Monaural signal (1 kHz, 30 % modulation) input V(300): Output voltage of FOL pin COM pin: Monaural signal (300 Hz, 30 % modulation) input | Monaural | | Monaural total frequency characteristics 2 | Vомо2 | Vomo2 = 20 log {V(3k) ÷ V(300)} V(3k): Output voltage of FOL pin COM pin: Monaural signal (3 kHz, 30 % modulation) input V(300): Output voltage of FOL pin COM pin: Monaural signal (300 Hz, 30 % modulation) input | | | Monaural total frequency characteristics 3 | Vомоз | Vomo3 = 20 log {V(8k) ÷ V(300)} V(8k): Output voltage of FOL pin COM pin: Monaural signal (8 kHz, 30 % modulation) input V(300): Output voltage of FOL pin COM pin: Monaural signal (300 Hz, 30 % modulation) input | | | Monaural total frequency characteristics 4 | Vомо4 | Vomo4 = 20 log {V(12k) ÷ V(300)} V(12k): Output voltage of FOL pin COM pin: Monaural signal (12 kHz, 30 % modulation) input V(300): Output voltage of FOL pin COM pin: Monaural signal (300 Hz, 30 % modulation) input | | | Stereo total frequency characteristics 1 | Vost1 | Vost1 = 20 log {V(1k) ÷ V(300)} V(1k): Output voltage of FOL pin COM pin: Stereo signal (L-only, 1 kHz, 30 % modulation) input V(300): Output voltage of FOL pin COM pin: Stereo signal (L-only, 300 Hz, 30 % modulation) input | | | Stereo total frequency characteristics 2 | Vost2 | Vost2 = 20 log {V(3k) ÷ V(300)} V(3k): Output voltage of FOL pin COM pin: Stereo signal (L-only, 3 kHz, 30 % modulation) input V(300): Output voltage of FOL pin COM pin: Stereo signal (L-only, 300 Hz, 30 % modulation) input | | | Stereo total frequency characteristics 3 | Vosтз | Vost3 = 20 log {V(8k) ÷ V(300)} V(8k): Output voltage of FOL pin COM pin: Stereo signal (L-only, 8 kHz, 30 % modulation) input V(300): Output voltage of FOL pin COM pin: Stereo signal (L-only, 300 Hz, 30 % modulation) input | | | Stereo total frequency characteristics 4 | Vost4 | Vost4 = 20 log {V(12k) + V(300)} V(12k): Output voltage of FOL pin COM pin: Stereo signal (L-only, 12 kHz, 30 % modulation) input V(300): Output voltage of FOL pin COM pin: Stereo signal (L-only, 300 Hz, 30 % modulation) input | | (3/8) | | | | (3/8) | |------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | Parameter | Symbol | Test Conditions | User Mode Note | | SAP total frequency characteristics 1 | Vosap11 | VosaP11 = 20 log {V(1k) ÷ V(300)} V(1k): Output voltage of FOL pin COM pin: SAP signal (1 kHz, 30 % modulation) input V(300): Output voltage of FOL pin COM pin: SAP signal (300 Hz, 30 % modulation) input | SAP1 | | SAP total frequency<br>characteristics 2 | Vosap12 | VosaP12 = 20 log {V(3k) ÷ V(300)} V(3k): Output voltage of FOL pin COM pin: SAP signal (3 kHz, 30 % modulation) input V(300): Output voltage of FOL pin COM pin: SAP signal (300 Hz, 30 % modulation) input | | | SAP total frequency characteristics 3 | Vosap13 | VosaP13 = 20 log {V(8k) ÷ V(300)} V(8k): Output voltage of FOL pin COM pin: SAP signal (8 kHz, 30 % modulation) input V(300): Output voltage of FOL pin COM pin: SAP signal (300 Hz, 30 % modulation) input | | | Stereo channel separation 1 | Sep <sub>1</sub> | L-channel Sep1 = 20 log (VL ÷ VR) VL: Output voltage of FOL pin COM pin: Stereo signal (L-only, 300 Hz, 30% modulation) input VR: Output voltage of FOR pin COM pin: Stereo signal (L-only, 300 Hz, 30% modulation) input R-channel Sep1 = 20 log (VR ÷ VL) VR: Output voltage of FOR pin COM pin: Stereo signal (R-only, 300 Hz, 30% modulation) input VL: Output voltage of FOL pin COM pin: Stereo signal (R-only, 300 Hz, 30% modulation) input | Stereo | | Stereo channel separation 2 | Sep <sub>2</sub> | L-channel Sep2 = 20 log (VL ÷ VR) VL: Output voltage of FOL pin COM pin: Stereo signal (L-only, 1 kHz, 30 % modulation) input VR: Output voltage of FOR pin COM pin: Stereo signal (L-only, 1 kHz, 30 % modulation) input R-channel Sep2 = 20 log (VR ÷ VL) VR: Output voltage of FOR pin COM pin: Stereo signal (R-only, 1 kHz, 30 % modulation) input VL: Output voltage of FOL pin COM pin: Stereo signal (R-only, 1 kHz, 30 % modulation) input | | | Stereo channel separation 3 | Sep₃ | L-channel Sep <sub>3</sub> = 20 log (V <sub>L</sub> ÷ V <sub>R</sub> ) V <sub>L</sub> : Output voltage of FOL pin COM pin: Stereo signal (L-only, 3 kHz, 30 % modulation) input V <sub>R</sub> : Output voltage of FOR pin COM pin: Stereo signal (L-only, 3 kHz, 30 % modulation) input R-channel Sep <sub>3</sub> = 20 log (V <sub>R</sub> ÷ V <sub>L</sub> ) V <sub>R</sub> : Output voltage of FOR pin COM pin: Stereo signal (R-only, 3 kHz, 30 % modulation) input V <sub>L</sub> : Output voltage of FOL pin COM pin: Stereo signal (R-only, 3 kHz, 30 % modulation) input | | (4/8) | Parameter | Symbol | Test Conditions | User Mode Note | |------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | Stereo channel separation 4 | Sep₄ | L-channel Sep4 = 20 log (V <sub>L</sub> ÷ V <sub>R</sub> ) V <sub>L</sub> : Output voltage of FOL pin COM pin: Stereo signal (L-only, 5 kHz, 30 % modulation) input V <sub>R</sub> : Output voltage of FOR pin COM pin: Stereo signal (L-only, 5 kHz, 30 % modulation) input R-channel | Stereo | | | | Sep4 = 20 log (V <sub>R</sub> ÷ V <sub>L</sub> ) V <sub>R</sub> : Output voltage of FOR pin COM pin: Stereo signal (R-only, 5 kHz, 30 % modulation) input V <sub>L</sub> : Output voltage of FOL pin COM pin: Stereo signal (R-only, 5 kHz, 30 % modulation) input | | | Stereo channel separation 5 | Sep₅ | L-channel Sep5 = 20 log (V <sub>L</sub> ÷ V <sub>R</sub> ) V <sub>L</sub> : Output voltage of FOL pin COM pin: Stereo signal (L-only, 8 kHz, 30 % modulation) input V <sub>R</sub> : Output voltage of FOR pin COM pin: Stereo signal (L-only, 8 kHz, 30 % modulation) input | | | | | R-channel Sep5 = 20 log (VR ÷ VL) VR: Output voltage of FOR pin COM pin: Stereo signal (R-only, 8 kHz, 30 % modulation) input VL: Output voltage of FOL pin COM pin: Stereo signal (R-only, 8 kHz, 30 % modulation) input | | | Monaural total harmonic distortion | ТНОмо | THDмо: Distortion rate of FOL and FOR pins COM pin: Monaural signal (1 kHz, 100 % modulation) input | Monaural | | Stereo total harmonic distortion 1 | THDst1 | L-channel THDsT1: Distortion rate of FOL pin COM pin: Stereo signal (L-only, 1 kHz, 100 % modulation) input R-channel THDsT1: Distortion rate of FOR pin COM pin: Stereo signal (R-only, 1 kHz, 100 % modulation) input | Stereo | | Stereo total harmonic distortion 2 | THDsT2 | L-channel THDsT2: Distortion rate of FOL pin COM pin: Stereo signal (L-only, 8 kHz, 30 % modulation) input R-channel THDsT2: Distortion rate of FOR pin | | | 0.00 | TUD | COM pin: Stereo signal (R-only, 8 kHz, 30 % modulation) input | 0.4.0.4 | | SAP total harmonic distortion | THDsap | THDsap: Distortion rate of FOL and FOR pins COM pin: SAP signal (1 kHz, 100 % modulation) input | SAP1 | | Crosstalk 1 (SAP→Stereo) | CT₁ | CT <sub>1</sub> = 20 log (V <sub>CT1</sub> ÷ 500 mV) V <sub>CT1</sub> : Measure output voltage of FOL or FOR pins after BPF (1 kHz) SAP: 1 kHz, 100 % modulation Stereo: Pilot signal only, 0 % modulation | | | Crosstalk 2 (Stereo→SAP) | CT <sub>2</sub> | CT <sub>2</sub> = 20 log (V <sub>CT2</sub> ÷ 500 mV) V <sub>CT2</sub> : Measure output voltage of FOL or FOR pins after BPF (1 kHz) Stereo: 1 kHz, 100 % modulation SAP: Carrier only, 0 % modulation | SAP1 | (5/8) | Parameter | Symbol | Test Conditions | User Mode Note | |------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------| | Monaural total S/N | S/N <sub>M</sub> O | L-channel S/NMo = 20 log (VoMoL ÷ VL) VoMoL : Output voltage of FOL pin after LPF (30 kHz) COM pin: Monaural signal (300 Hz, 100 % modulation) input VL: Output voltage of FOL pin (no signal) R-channel S/NMo = 20 log (VoMoR ÷ VR) VoMoR: Output voltage of FOR pin after LPF (30 kHz) COM pin: Monaural signal (300 Hz, 100 % modulation) input VR: Output voltage of FOR pin (no signal) | Monaural | | Stereo total S/N | S/NsT | L-channel S/Nst = 20 log (Vostl + Vl) Vostl: Output voltage of FOL pin after LPF (30 kHz) COM pin: Stereo signal (L-only, 300 Hz, 100 % modulation) input Vl: Output voltage of FOL pin COM pin: Pilot signal input R-channel S/Nst = 20 log (Vostr + Vr) Vostr: Output voltage of FOR pin after LPF (30 kHz) COM pin: Stereo signal (R-only, 300 Hz, 100 % modulation) input Vr: Output voltage of FOR pin COM pin: Pilot signal input | Stereo | | SAP total S/N | S/Nsap | L-channel S/Nsap = 20 log (Vosapil ÷ Vl) Vosapil : Output voltage of FOL pin after LPF (30 kHz) COM pin: SAP signal (300 Hz, 100 % modulation) input Vl: Output voltage of FOL pin COM pin: SAP carrier (0 % modulation) input R-channel S/Nsap = 20 log (Vosapir ÷ Vr) Vosapir : Output voltage of FOR pin after LPF (30 kHz) COM pin: SAP signal (300 Hz, 100 % modulation) input Vr: Output voltage of FOR pin COM pin: SAP carrier (0 % modulation) input | SAP1 | | Total muting level | Mute | | | | Timing current | lτ | IT : Current that flows from Vcc to STI, WTI pins STI, WTI pins : 6 V DC is applied. | | | Inter-mode DC offset 1 | VDOF1 | VDOF1 = VMONO - VMute VMONO : DC voltage at LOT and ROT pins User mode : Monaural NDT pin: 6 V DC is applied. VMute : DC voltage at LOT and ROT pins User mode : Mute (write register 06H, D1: 0) NDT pin: 6 V DC is applied. | Mute<br>to<br>Monaural | (6/8) | Parameter | Symbol | Test Conditions | User Mode Note | |-----------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------| | Inter-mode DC offset 2 | VDOF2 | VDOF2 = VST - VMute VST : DC voltage at LOT and ROT pins User mode : Stereo NDT pin: 6 V DC is applied. VMute : DC voltage at LOT and ROT pins User mode : Mute (write register 06H, D1: 0) NDT pin: 6 V DC is applied. | Mute<br>to<br>Stereo | | Inter-mode DC offset 3 | V <sub>DOF3</sub> | VDOF3 = VSAP - VMute VSAP : DC voltage at LOT and ROT pins User mode : SAP1 NDT pin: 6 V DC is applied. VMute : DC voltage at LOT and ROT pins User mode : Mute (write register 06H, D1: 0) NDT pin: 6 V DC is applied. | Mute<br>to<br>SAP1 | | Inter-mode DC offset 4 | V <sub>DOF4</sub> | VDOF4 = VMONO - VMute VMONO : DC voltage at LOT and ROT pins User mode : External input NDT pin: 6 V DC is applied. VMute : DC voltage at LOT and ROT pins User mode : Mute (write register 06H, D1: 0) NDT pin: 6 V DC is applied. | Mute<br>to<br>External<br>input | | Surround output characteristics 1 | Vsr1L | V <sub>SR1L</sub> = 20 log (V <sub>L1</sub> ÷ V <sub>EL</sub> ) V <sub>L1</sub> : Output voltage of LOT pin V <sub>EL</sub> : Input voltage of EL1, EL2 pins (100 Hz, 150 mV <sub>rms</sub> ) ER1, ER2 pins: No signal Surround: ON (Subaddress 04H, Bit D6: 1) | External input 1<br>External input 2 | | Surround output characteristics 2 | Vsr2L | VsR2L: 20 log (VL2 ÷ VEL) VL2: Output voltage of LOT pin VEL: Input voltage of EL1, EL2 pins (1 kHz, 150 mVrms) ER1, ER2 pins: No signal Surround: ON (Subaddress 04H, Bit D6: 1) | | | Surround output characteristics 3 | Vsr3L | VsR3L: 20 log (VL3 ÷ VEL) VL3: Output voltage of LOT pin VEL: Input voltage of EL1, EL2 pins (10 kHz, 150 mVrms) ER1, ER2 pins: No signal Surround: ON (Subaddress 04H, Bit D6: 1) | | | Surround output characteristics 4 | Vsr4r | V <sub>SR4R</sub> : 20 log (V <sub>R</sub> ÷ V <sub>EL</sub> ) V <sub>R</sub> : Output voltage of ROT pin V <sub>EL</sub> : Input voltage of EL1, EL2 pins (1 kHz, 150 mV <sub>rms</sub> ) ER1, ER2 pins: No signal Surround: ON (Subaddress 04H, Bit D6: 1) | | (7/8) | T T | | T | | | (7/8 | |-------------------------------------------------------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|---------------------------------------------| | Parameter | Symbol | Test Conditions | Sub- | Data | User Mode Note | | Low frequency band width boost control | V <sub>ВВ</sub> | Bass response = 20 log (Vout + Vin) Vin: Input signal level (sine wave: 100 Hz, 150 mVrms) of external input 1 (EL1, ER1 pins) or external input 2 (EL2, ER2 pins) Vout: Output signal level of LOT, ROT pins | 09H | 3FH | External input 1, External | | Low frequency band width cut control | V <sub>BC</sub> | | | 00H | input 2 | | High frequency band width boost control | Vтв | Treble response = 20 log (Vout ÷ Vin) Vin: Input signal level (sine wave: 10 kHz, 150 mVrms) of external input 1 (EL1, ER1 pins) | 0AH | 3FH | | | High frequency band width cut control | Vтс | or external input 2 (EL2, ER2 pins) Vουτ: Output signal level of LOT, ROT pins | | 00H | | | Volume attenuation 1 | ATT <sub>VL1</sub> | Volume attenuation = 20 log (Vout + Vin) Vin: Input signal level (sine wave: 1 kHz, | 07H | 3FH | External input 1, | | Volume attenuation 2 | ATT <sub>VL2</sub> | 500 mV <sub>rms</sub> ) of external input 1 (EL1, ER1 pins) or external input 2 (EL2, ER2 pins) | | 20H | External<br>input 2 | | Volume attenuation 3 | ATT <sub>VL3</sub> | Vουτ: Output signal level of LOT, ROT pins | | 00H | | | Balance attenuation L-ch 1 | ATT <sub>BL1</sub> | Balance attenuation = 20 log (Vour ÷ Vin) | 08H | 3FH | External | | Balance attenuation L-ch 2 | ATT <sub>BL2</sub> | V <sub>IN</sub> : Input signal level (sine wave: 1 kHz, 500 mV <sub>rms</sub> ) of external input 1 (EL1 pin) or external input 2 (EL2 pin) | | 30H | input 1,<br>External | | Balance attenuation L-ch 3 | ATT <sub>BL3</sub> | | | 20H | input 2 | | Balance attenuation L-ch 4 | ATT <sub>BL4</sub> | Vоит: Output signal level of LOT pin | | 00H | · | | Balance attenuation R-ch 1 | ATT <sub>BR1</sub> | Balance attenuation = 20 log (Vout ÷ ViN) | 08H | 3FH | External | | Balance attenuation R-ch 2 | ATT <sub>BR2</sub> | VIN: Input signal level (sine wave: 1 kHz, 500 mV <sub>rms</sub> ) of external input 1 (ER1 pin) | | 20H | input 1,<br>External | | Balance attenuation R-ch 3 | ATT <sub>BR3</sub> | or external input 2 (ER2 pin) | | 10H | input 2 | | Balance attenuation R-ch 4 | ATT <sub>BR4</sub> | Vоит: Output signal level of ROT pin | | 00H | | | Difference between<br>monaural L and R<br>output voltage 1<br>(in case of external input) | Volr1 | Error between channels = 20 log (VROUT ÷ VRIN) - 20 log (VLOUT ÷ VLIN) External input 1 VROUT: Output signal level of ROT pin VRIN: Input signal level of ER1 pin | 07H | 3FH | External<br>input 1,<br>External<br>input 2 | | Difference between<br>monaural L and R<br>output voltage 2<br>(in case of external input) | Volr2 | (sine wave: 1 kHz, 500 mV <sub>rms</sub> ) V <sub>LOUT</sub> : Output signal level of LOT pin V <sub>LIN</sub> : Input signal level of EL1 pin (sine wave: 1 kHz, 500 mV <sub>rms</sub> ) External input 2 | | 20H | | | Difference between<br>monaural L and R<br>output voltage 3<br>(in case of external input) | Volr3 | VROUT: Output signal level of ROT pin VRIN: Input signal level of ER2 pin (sine wave: 1 kHz, 500 mVrms) VLOUT: Output signal level of LOT pin VLIN: Input signal level of EL2 pin (sine wave: 1 kHz, 500 mVrms) | | 10H | | (8/8) | Parameter | Symbol | Test Conditions | Sub-<br>address | Data | User Mode Note | |-------------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----------------------------------------------------------| | Crosstalk 3 TV signal → External input | СТ₃ | CT <sub>3</sub> = 20 log (V <sub>EXT</sub> ÷ V <sub>TV</sub> ) V <sub>EXT</sub> : Output voltage of LOT or ROT pin when the input select 1 is set to the external input 1 or 2 (the data of bits D6 and D5 of subaddress 06H are "01" or "10"). V <sub>TV</sub> : Output voltage ROT or LOT pin when the input select 1 is set to the TV signal (the data of bits D6 and D5 of subaddress 06H are "00"). COM pin: Monaural, stereo or SAP signal (1 kHz, 100 % modulation) input External input 1 (EL1, ER1 pins), external input 2 (EL2, ER2 pins): No input Measure the values of the external inputs 1 and 2 individually. | 07H | 3FH | External input 1, External input 2, Stereo, SAP, Monaural | | Crosstalk 4<br>L-ch → R-ch | CT4 | CT4 = 20 log (Vextr ÷ Vextl) Vextr: Output voltage of ROT pin when the input select 1 is set to the external input 1 or 2 (the data of bits D6 and D5 of subaddress 06H are "01" or "10"). Vextl: Output voltage LOT pin when the input select 1 is set to the external input 1 or 2 (the data of bits D6 and D5 of subaddress 06H are "01" or "10"). EL1, EL2 pins: External input signal (1 kHz, 500 mVrms) input ER1, ER2 pins: No input Measure the values of the external inputs 1 and 2 individually. | 07H | 3FH | External input 1, External input 2 | | Total harmonic distortion (in case of external input) | THDEXT | THDEXT: Total harmonic distortion rate of LOT, ROT pins External input 1 (EL1, ER1 pins), external input 2 (EL2, ER2 pins): External input signal (1 kHz, 500 mV <sub>rms</sub> ) input | 07H | 3FH | External<br>input 1,<br>External<br>input 2 | | Maximum input voltage of external input | VIEM | VIEM: Maximum input voltage level External input 1 (EL1, ER1 pins), external input 2 (EL2, ER2 pins): External input signal (1 kHz) input when the total harmonic distortion rate of LOT and ROT pins becomes 1 %. | 07H | 3FH | External<br>input 1,<br>External<br>input 2 | | Output noise<br>(in case of external input) | NO | NO: Output noise of LOT, ROT pins through DIN/AUDIO<br>External input 1 (EL1, ER1 pins), external input 2<br>(EL2, ER2 pins): No input (grounded through the resistor ( $R_g = 600 \Omega$ )) | 07H | 3FH | External<br>input 1,<br>External<br>input 2 | #### $\mu$ PC1851B Peripheral Block Note Filter: 126XGS-7990Z, TOKO **Remark** Use the followings for external parts. Resistor (\*): Metal film resistor ( $\pm 1$ %). Unless otherwise specified; $\pm 5$ % Capacitors (\*\*): Tantalum capacitor (±10 %). Unless otherwise specified, ±20 % Data Sheet S13417EJ2V0DS00 57 #### 10. PACKAGE DRAWINGS # 42-PIN PLASTIC SDIP (15.24mm(600)) #### NOTES - 1. Each lead centerline is located within 0.17 mm of its true position (T.P.) at maximum material condition. - 2. Item "K" to center of leads when formed parallel. | ITEM | MILLIMETERS | |------|--------------------------------| | Α | 39.13 MAX. | | В | 1.78 MAX. | | С | 1.778 (T.P.) | | D | 0.50±0.10 | | F | 0.85 MIN. | | G | 3.2±0.3 | | Н | 0.51 MIN. | | 1 | 4.31 MAX. | | J | 5.72 MAX. | | K | 15.24 (T.P.) | | L | 13.2 | | М | 0.25 <sup>+0.10</sup><br>-0.05 | | N | 0.17 | | R | 0~15° | | | D42C-70-600B-2 | P42C-70-600B-2 #### 11. RECOMMENDED SOLDERING CONDITIONS When soldering this product, it is highly recommended to observe the conditions as shown below. If other soldering processes are used, or if the soldering is performed under different conditions, please make sure to consult with our sales offices. For more details, refer to our document "Semiconductor Device Mounting Technology Manual" (C10535E). $\mu$ PC1851BCU: 42-pin plastic SDIP (15.24 mm (600)) | Process | Conditions | |--------------------------------|-----------------------------------------------------------------------------------| | Wave soldering (only to leads) | Solder temperature: 260 °C or below,<br>Flow time: 10 seconds or less | | Partial heating method | Pin temperature: 300 °C or below,<br>Heat time: 3 seconds or less (per each lead) | Caution The wave soldering process must be applied only to leads, and the make sure that the package body does not get jet soldered. 59 Purchase of NEC I<sup>2</sup>C components conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specifications as defined by Philips. EEPROM is a trademark of NEC Corporation. - The information in this document is current as of May, 2000. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC's data sheets or data books, etc., for the most up-to-date specifications of NEC semiconductor products. Not all products and/or types are available in every country. Please check with an NEC sales representative for availability and additional information. - No part of this document may be copied or reproduced in any form or by any means without prior written consent of NEC. NEC assumes no responsibility for any errors that may appear in this document. - NEC does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC semiconductor products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC or others. - Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of customer's equipment shall be done under the full responsibility of customer. NEC assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information. - While NEC endeavours to enhance the quality, reliability and safety of NEC semiconductor products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in NEC semiconductor products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment, and anti-failure features. - NEC semiconductor products are classified into the following three quality grades: - "Standard", "Special" and "Specific". The "Specific" quality grade applies only to semiconductor products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of a semiconductor product depend on its quality grade, as indicated below. Customers must check the quality grade of each semiconductor product before using it in a particular application. - "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots - "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support) - "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc. The quality grade of NEC semiconductor products is "Standard" unless otherwise expressly specified in NEC's data sheets or data books, etc. If customers wish to use NEC semiconductor products in applications not intended by NEC, they must contact an NEC sales representative in advance to determine NEC's willingness to support a given application. (Note) - (1) "NEC" as used in this statement means NEC Corporation and also includes its majority-owned subsidiaries. - (2) "NEC semiconductor products" means any semiconductor product developed or manufactured by or for NEC (as defined above).