## Programmable Frequency Generator & Integrated Buffers for Pentium III Processor #### **Recommended Application:** Single chip clock solution 630S chipset. #### **Output Features:** - 3 CPU @ 2.5V - 13 SDRAM @ 3.3V - 6- PCI @3.3V, - 2 AGP @ 3.3V - 1- 48MHz, @3.3V fixed. - 1- 24/48MHz, @3.3V selectable by I<sup>2</sup>C (Default is 24MHz) - 2- REF @3.3V, 14.318MHz. #### Features: - Programmable ouput frequency. - Programmable ouput rise/fall time. - · Programmable SDRAM and CPU skew. - Spread spectrum for EMI control typically by 7dB to 8dB, with programmable spread percentage. - Watchdog timer technology to reset system if over-clocking causes malfunction. - Uses external 14.318MHz crystal. - FS pins for frequency select #### **Skew Specifications:** - CPU CPU: < 175ps - SDRAM SDRAM < 250ps (except SDRAM12) - PCI PCI: < 500ps</li> - CPU (early) PCI: 1-4ns (typ. 2ns) ## **Pin Configuration** #### 48-Pin 300mil SSOP \* These inputs have a 120K pull down to GND. #### **Block Diagram** ## **Functionality** | FS3 | FS2 | FS1 | FS0 | CPU | SDRAM | PCICLK | AGP | AGP | |-------|-----|-----|------|--------|--------|--------|---------|---------| | F 3 3 | 732 | 9 | F 30 | CFU | SUKAW | FCICER | SEL = 0 | SEL = 1 | | 0 | 0 | 0 | 0 | 66.67 | 66.67 | 33.33 | 66.67 | 50.00 | | 0 | 0 | 0 | 1 | 100.00 | 100.00 | 33.33 | 66.67 | 50.00 | | 0 | 0 | 1 | 0 | 166.67 | 166.67 | 33.33 | 66.66 | 55.56 | | 0 | 0 | 1 | 1 | 133.33 | 133.33 | 33.33 | 66.67 | 50.00 | | 0 | 1 | 0 | 0 | 66.67 | 100.00 | 33.33 | 66.67 | 50.00 | | 0 | 1 | 0 | 1 | 100.00 | 66.67 | 33.33 | 66.67 | 50.00 | | 0 | 1 | 1 | 0 | 100.00 | 133.33 | 33.33 | 66.67 | 50.00 | | 0 | 1 | 1 | 1 | 133.33 | 100.00 | 33.33 | 66.67 | 50.00 | | 1 | 0 | 0 | 0 | 112.00 | 112.00 | 33.60 | 67.20 | 56.00 | | 1 | 0 | 0 | 1 | 124.00 | 124.00 | 31.00 | 62.00 | 46.50 | | 1 | 0 | 1 | 0 | 138.00 | 138.00 | 34.50 | 69.00 | 51.75 | | 1 | 0 | 1 | 1 | 150.00 | 150.00 | 30.00 | 60.00 | 50.00 | | 1 | 1 | 0 | 0 | 66.67 | 133.33 | 33.33 | 66.67 | 50.00 | | 1 | 1 | 0 | 1 | 100.00 | 150.00 | 30.00 | 60.00 | 50.00 | | 1 | 1 | 1 | 0 | 150.00 | 100.00 | 30.00 | 60.00 | 50.00 | | 1 | 1 | 1 | 1 | 160.00 | 120.00 | 30.00 | 60.00 | 48.00 | <sup>&</sup>lt;sup>1</sup> These are double strength. ## **General Description** The ICS94209 is a single chip clock solution for desktop designs using 630S chipsets. It provides all necessary clock signals for such a system. The ICS94209 belongs to ICS new generation of programmable system clock generators. It employs serial programming I<sup>2</sup>C interface as a vehicle for changing output functions, changing output frequency, configuring output strength, configuring output to output skew, changing spread spectrum amount, changing group divider ratio and dis/enabling individual clocks. This device also has ICS propriety 'Watchdog Timer' technology which will reset the frequency to a safe setting if the system becomes unstable from over clocking. ## **Power Groups** Analog VDDA = X1, X2, Core, PLL VDD48 = 48MHz, 24MHz, fixed PLL Digital VDDPCI = PCICLK\_F, PCICLK VDDSDR = SDRAM VDDAGP=AGP, REF #### MODE Pin Power Management Control Input | MODE<br>Pin 21 | Pin 27 | Pin 28 | Pin 30 | Pin 31 | |----------------|-----------|-----------|-------------|--------| | 0 | SDRAM11 | SDRAM10 | SDRAM9 | SDRAM8 | | 1 | CPU_STOP# | PCI_STOP# | SDRAM_STOP# | PD# | ## **Pin Configuration** | PIN NUMBER | PIN NAME | TYPE | DESCRIPTION | |--------------------------------------|-----------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 7, 15, 22, 25, | VDD | PWR | 3.3V Power supply for SDRAM output buffers, PCI output buffers, | | 35, 43 | VDD | PWK | reference output buffers and 48MHz output | | 2 | AGPSEL | IN | AGP frequency select pin. | | | REF0 | OUT | 14.318 MHz reference clock. | | 3 | FS3 | IN | Frequency select pin. | | | REF1 | OUT | 14.318 MHz reference clock. | | 4, 14, 18, 19, 29,<br>32, 39, 44 | GND | PWR | Ground pin for 3V outputs. | | 5 | X1 | IN | Crystal input,nominally 14.318MHz. | | 6 | X2 | OUT | Crystal output, nominally 14.318MHz. | | 8 | FS1 | IN | Frequency select pin. | | 0 | PCICLK_F | OUT | PCI clock output, not affected by PCI_STOP# | | 9 | FS2 | IN | Frequency select pin. | | 9 | PCICLK0 | OUT | PCI clock output. | | 13, 12, 11, 10 | PCICLK (4:1) | OUT | PCI clock outputs. | | 17, 16, | AGP (1:0) | OUT | AGP outputs defined as 2X PCI. These may not be stopped. | | 20 | FS0 | IN | Frequency select pin. | | 20 | 48MHz | OUT | 48MHz output clock | | | MODE | IN | Pin 27, 28, 30, & 31 function select pin | | 21 | MODE | IIN | 0=Desktop 1=Mobile mode | | | 24_48MHz | OUT | Clock output for super I/O/USB default is 24MHz | | 23 | SDATA | I/O | Data pin for I <sup>2</sup> C circuitry 5V tolerant | | 24 | SCLK | IN | Clock pin of I <sup>2</sup> C circuitry 5V tolerant | | | CPU_STOP# | INI | Stops all PCICLKs besides the PCICLK_F clocks at logic 0 level, when input | | 27 | CPU_\$10P# | IN | is low and MODE pin is in Mobile mode | | | SDRAM11 | OUT | SDRAM clock output | | 28 | PCI_STOP# | IN | Stops all CPUCLKs clocks at logic 0 level, when input is low and MODE pin is in Mobile mode | | | SDRAM10 | OUT | SDRAM clock output | | | SDRAM9 | OUT | SDRAM clock output | | 30 | SDRAM_STOP# | IN | Stops all SDRAM clocks at logic 0 level, when input is low and MODE pin is in Mobile mode | | 31 | PD# | IN | Asynchronous active low input pin used to power down the device into a low power state. The internal clocks are disabled and the VCO and the crystal are stopped. The latency of the power down will not be greater than 3ms. | | | SDRAM8 | OUT | SDRAM clock output | | 26 33, 34, 36, 37,<br>38, 40, 41, 42 | SDRAM (12, 7:0) | OUT | SDRAM clock outputs | | 45, 46, 47 | CPUCLK (2:0) | OUT | CPU clock outputs. | | 48 | VDDL | PWR | Power pin for the CPUCLKs. 2.5V | # **Serial Configuration Command Bitmap** Byte0: Functionality and Frequency Select Register (default = 0) | Bit | | | Description | | | | | | | PWD | | | |------------------|--------------------|--------|-------------|---------|----------------------|---------------------|-------------|----------|----------------|----------------|-------------------------|-------| | Dit | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | | | Jesempuo | | | | 1 112 | | | Bit 2 | FS3 | FS2 | FS1 | FS0 | CPU | SDRAM | PCI | AGP<br>SEL = 0 | AGP<br>SEL = 1 | Spread Precentage | | | | 0 | 0 | 0 | 0 | 0 | 66.67 | 66.67 | 33.33 | 66.67 | 50.00 | 0 to -0.5% Down Spread | | | | 0 | 0 | 0 | 0 | 1 | 100.00 | 100.00 | 33.33 | 66.67 | 50.00 | 0 to -0.5% Down Spread | | | | 0 | 0 | 0 | 1 | 0 | 166.67 | 166.67 | 33.33 | 66.66 | 55.56 | +/- 0.25% Center Spread | | | | 0 | 0 | 0 | 1 | 1 | 133.33 | 133.33 | 33.33 | 66.67 | 50.00 | 0 to -0.5% Down Spread | | | | 0 | 0 | 1 | 0 | 0 | 66.67 | 100.00 | 33.33 | 66.67 | 50.00 | 0 to -0.5% Down Spread | | | | 0 | 0 | 1 | 0 | 1 | 100.00 | 66.67 | 33.33 | 66.67 | 50.00 | 0 to -0.5% Down Spread | | | | 0 | 0 | 1 | 1 | 0 | 100.00 | 133.33 | 33.33 | 66.67 | 50.00 | 0 to -0.5% Down Spread | | | | 0 | 0 | 1 | 1 | 1 | 133.33 | 100.00 | 33.33 | 66.67 | 50.00 | 0 to -0.5% Down Spread | | | | 0 | 1 | 0 | 0 | 0 | 112.00 | 112.00 | 33.60 | 67.20 | 56.00 | +/- 0.25% Center Spread | | | | 0 | 1 | 0 | 0 | 1 | 124.00 | 124.00 | 31.00 | 62.00 | 46.50 | +/- 0.25% Center Spread | | | | 0 | 1 | 0 | 1 | 0 | 138.00 | 138.00 | 34.50 | 69.00 | 51.75 | +/- 0.25% Center Spread | | | | 0 | 1 | 0 | 1 | 1 | 150.00 | 150.00 | 30.00 | 60.00 | 50.00 | +/- 0.25% Center Spread | | | | 0 | 1 | 1 | 0 | 0 | 66.67 | 133.33 | 33.33 | 66.67 | 50.00 | 0 to -0.5% Down Spread | | | | 0 | 1 | 1 | 0 | 1 | 100.00 | 150.00 | 30.00 | 60.00 | 50.00 | +/- 0.25% Center Spread | 00000 | | Bit 2<br>Bit 7:4 | 0 | 1 | 1 | 1 | 0 | 150.00 | 100.00 | 30.00 | 60.00 | 50.00 | +/- 0.25% Center Spread | Note1 | | Bit /:4 | 0 | 1 | 1 | 1 | 1 | 160.00 | 120.00 | 30.00 | 60.00 | 48.00 | +/- 0.25% Center Spread | | | | 1 | 0 | 0 | 0 | 0 | 103.00 | 103.00 | 34.33 | 68.67 | 50.00 | +/- 0.25% Center Spread | | | | 1 | 0 | 0 | 0 | 1 | 100.30 | 100.30 | 33.43 | 66.87 | 50.00 | +/- 0.25% Center Spread | | | | 1 | 0 | 0 | 1 | 0 | 200.00 | 200.00 | 33.33 | 66.67 | 50.00 | +/- 0.25% Center Spread | | | | 1 | 0 | 0 | 1 | 1 | 133.73 | 133.73 | 33.43 | 66.87 | 50.15 | +/- 0.25% Center Spread | | | | 1 | 0 | 1 | 0 | 0 | 103.00 | 137.33 | 34.33 | 68.67 | 51.50 | +/- 0.25% Center Spread | | | | 1 | 0 | 1 | 0 | 1 | 137.33 | 103.00 | 34.33 | 68.67 | 51.50 | +/- 0.25% Center Spread | | | | 1 | 0 | 1 | 1 | 0 | 66.87 | 100.30 | 33.43 | 66.87 | 50.15 | +/- 0.25% Center Spread | | | | 1 | 0 | 1 | 1 | 1 | 133.73 | 100.30 | 33.43 | 66.87 | 50.15 | +/- 0.25% Center Spread | | | | 1 | 1 | 0 | 0 | 0 | 110.00 | 110.00 | 33.00 | 66.00 | 55.00 | +/- 0.25% Center Spread | | | | 1 | 1 | 0 | 0 | 1 | 115.00 | 115.00 | 34.50 | 69.00 | 57.50 | +/- 0.25% Center Spread | | | | 1 | 1 | 0 | 1 | 0 | 140.00 | 140.00 | 35.00 | 70.00 | 52.50 | +/- 0.25% Center Spread | | | | 1 | 1 | 0 | 1 | 1 | 101.50 | 101.50 | 33.83 | 67.67 | 50.00 | +/- 0.25% Center Spread | | | | 1 | 1 | 1 | 0 | 0 | 100.30 | 133.73 | 33.43 | 66.87 | 50.15 | +/- 0.25% Center Spread | | | | 1 | 1 | 1 | 0 | 1 | 105.00 | 140.00 | 35.00 | 70.00 | 52.50 | +/- 0.25% Center Spread | | | | 1 | 1 | 1 | 1 | 0 | 105.00 | 157.50 | 31.50 | 63.00 | 52.50 | +/- 0.25% Center Spread | | | | 1 | 1 | 1 | 1 | 1 | 135.33 | 101.50 | 33.83 | 67.67 | 50.75 | +/- 0.25% Center Spread | | | Bit 3 | 0 - Fre<br>1 - Fre | quency | is sele | cted by | hardwar<br>Bit , 2 7 | re select, L<br>7:4 | atched Inpu | its | · | | | 0 | | Bit 1 | | ead Sp | ectrum | Enable | d | | | | | | | 1 | | Bit 0 | 0 - Ru<br>1- Tris | | outputs | 3 | | | | | | | | 0 | #### Note1: Default at power-up will be for latched logic inputs to define frequency, as displayed by Bit 3. **Note:** PWD = Power-Up Default I<sup>2</sup>C is a trademark of Philips Corporation Byte 1: CPU, Active/Inactive Register (1= enable, 0 = disable) | BIT | PIN# | PWD | DESCRIPTION | |-------|------|-----|--------------------------------| | Bit 7 | ı | 1 | Sel24_48<br>(1:24MHz, 0:48MHz) | | Bit 6 | - | 1 | Reserved | | Bit 5 | - | 1 | Reserved | | Bit 4 | ı | 1 | Reserved | | Bit 3 | 47 | 1 | CPUCLK0 | | Bit 2 | 46 | 1 | CPUCLK1 | | Bit 1 | 45 | 1 | CPUCLK2 | | Bit 0 | - | 1 | Reserved | Byte 2: PCI, Active/Inactive Register (1= enable, 0 = disable) | BIT | PIN# | PWD | DESCRIPTION | |-------|------|-----|-------------| | Bit 7 | - | 1 | Reserved | | Bit 6 | - | 1 | Reserved | | Bit 5 | 13 | 1 | PCICLK4 | | Bit 4 | 12 | 1 | PCICLK3 | | Bit 3 | 11 | 1 | PCICLK2 | | Bit 2 | 10 | 1 | PCICLK1 | | Bit 1 | 9 | 1 | PCICLK0 | | Bit 0 | 8 | 1 | PCICLK_F | Byte 3: SDRAM, Active/Inactive Register (1= enable, 0 = disable) | BIT | PIN# | PWD | DESCRIPTION | |-------|------|-----|-------------| | | | | | | Bit 7 | 33 | 1 | SDRAM7 | | Bit 6 | 34 | 1 | SDRAM6 | | Bit 5 | 36 | 1 | SDRAM5 | | Bit 4 | 37 | 1 | SDRAM4 | | Bit 3 | 38 | 1 | SDRAM3 | | Bit 2 | 40 | 1 | SDRAM2 | | Bit 1 | 41 | 1 | SDRAM1 | | Bit 0 | 42 | 1 | SDRAM0 | Byte 4: SDRAM , Active/Inactive Register (1= enable, 0 = disable) | BIT | PIN# | PWD | DESCRIPTION | |-------|------|-----|-------------| | Bit 7 | ı | 1 | Reserved | | Bit 6 | 21 | 1 | 24_48MHz | | Bit 5 | 20 | 1 | 48MHz | | Bit 4 | 26 | 1 | SDRAM12 | | Bit 3 | 27 | 1 | SDRAM11 | | Bit 2 | 28 | 1 | SDRAM10 | | Bit 1 | 30 | 1 | SDRAM9 | | Bit 0 | 31 | 1 | SDRAM8 | Byte 5: AGP, Active/Inactive Register (1= enable, 0 = disable) | BIT | PIN# | PWD | DESCRIPTION | |-------|------|-----|----------------| | Bit 7 | - | X | FS3 (Readback) | | Bit 6 | - | X | FS2 (Readback) | | Bit 5 | - | X | FS1 (Readback) | | Bit 4 | - | X | FS0 (Readback) | | Bit 3 | 3 | 1 | REF0 | | Bit 2 | 2 | 1 | REF1 | | Bit 1 | 17 | 1 | AGPCLK1 | | Bit 0 | 16 | 1 | AGPCLK0 | - 1. Inactive means outputs are held LOW and are disabled from switching. - 2. Latched Frequency Selects (FS#) will be inverted logic load of the input frequency select pin conditions. Byte 6: Control , Active/Inactive Register (1= enable, 0= disable) | BIT | PIN# | PWD | DESCRIPTION | |------|------|-----|------------------------------------------------------------------------------------------------------------------------------| | Bit7 | 2,3 | 0 | REF strength 0=1X, 1=2X | | Bit6 | 45 | 0 | CPUCLK2 - Stop - Control 0=CPU_STOP# will control CPUCLK2, 1=CPUCLK2 is free running even if CPU_STOP# is low | | Bit5 | - | X | AGPSEL (Readback) | | Bit4 | - | X | MODE (Readback) | | Bit3 | - | X | CPU_STOP# (Readback) | | Bit2 | - | X | PCI_STOP# (Readback) | | Bit1 | - | X | SDRAM_STOP# (Readback) | | Bit0 | - | 0 | AGP Speed Toggle 0=AGPSEL (pin2) will be determined by latch input setting, 1=AGPSEL will be opposite of latch input setting | Byte 7: Vendor ID Register (1= enable, 0 = disable) | BIT | PIN# | PWD | DESCRIPTION | |-------|------|-----|-------------| | Bit 7 | - | 0 | Reserved | | Bit 6 | - | 0 | Reserved | | Bit 5 | - | 1 | Reserved | | Bit 4 | - | 0 | Reserved | | Bit 3 | - | 1 | Reserved | | Bit 2 | - | 0 | Reserved | | Bit 1 | - | 0 | Reserved | | Bit 0 | - | 1 | Reserved | **Byte 9: Watchdog Timer Count Register** | Bit | PWD | Description | |-------|-----|-------------------------------------------------------------------------| | Bit 7 | 0 | | | Bit 6 | 0 | The decimal representation of these | | Bit 5 | 0 | 8 bits correspond to 290ms or 1ms | | Bit 4 | 1 | the watchdog timer will wait before it goes to alarm mode and reset the | | Bit 3 | 0 | frequency to the safe setting. Default | | Bit 2 | 0 | at power up is $16X 290ms = 4.6$ | | Bit 1 | 0 | seconds. | | Bit 0 | 0 | | Byte 8: Byte Count and Read Back Register (1= enable, 0 = disable) | _ | | | | | |---|-------|------|-----|-------------| | Ī | BIT | PIN# | PWD | DESCRIPTION | | Γ | Bit 7 | - | 0 | Reserved | | Γ | Bit 6 | - | 0 | Reserved | | Γ | Bit 5 | - | 0 | Reserved | | Γ | Bit 4 | - | 0 | Reserved | | Γ | Bit 3 | - | 0 | Reserved | | Γ | Bit 2 | - | 1 | Reserved | | | Bit 1 | - | 0 | Reserved | | Ι | Bit 0 | - | 0 | Reserved | Byte 10: VCO Control Selection Bit & Watchdog Timer Control Register | Bit | PWD | Description | |-------|-----|---------------------------------| | Bit 7 | 0 | 0=Hw/B0 freq / 1=B11 & 12 freq | | Bit 6 | 0 | WD Enable 0=disable / 1=enable | | Bit 5 | 0 | WD Status 0=normal / 1=alarm | | Bit 4 | 0 | WD Safe Frequency, Byte 0 bit 2 | | Bit 3 | 0 | WD Safe Frequency, FS3 | | Bit 2 | 0 | WD Safe Frequency, FS2 | | Bit 1 | 0 | WD Safe Frequency, FS1 | | Bit 0 | 0 | WD Safe Frequency, FS0 | Note: FS values in bit [0:4] will correspond to Byte 0 FS values. Default safe frequency is same as 00000 entry in byte0. Byte 11: VCO Frequency Control Register | Bit | PWD | Description | |-------|-----|------------------| | Bit 7 | X | VCO Divider Bit0 | | Bit 6 | X | REF Divider Bit6 | | Bit 5 | X | REF Divider Bit5 | | Bit 4 | X | REF Divider Bit4 | | Bit 3 | X | REF Divider Bit3 | | Bit 2 | X | REF Divider Bit2 | | Bit 1 | X | REF Divider Bit1 | | Bit 0 | X | REF Divider Bit0 | Note: The decimal representation of these 7 bits (Byte 11 [6:0]) + 2 is equal to the REF divider value . #### **Notes:** 1. PWD = Power on Default Byte 13: Spread Sectrum Control Register | Bit | PWD | Description | |-------|-----|----------------------| | Bit 7 | X | Spread Spectrum Bit7 | | Bit 6 | X | Spread Spectrum Bit6 | | Bit 5 | X | Spread Spectrum Bit5 | | Bit 4 | X | Spread Spectrum Bit4 | | Bit 3 | X | Spread Spectrum Bit3 | | Bit 2 | X | Spread Spectrum Bit2 | | Bit 1 | X | Spread Spectrum Bit1 | | Bit 0 | X | Spread Spectrum Bit0 | Note: Please utilize software utility provided by ICS Application Engineering to configure spread spectrum. Incorrect spread percentage may cause system failure. **Byte 15: Output Skew Control** | Bit | PWD | Description | |-------|-----|---------------------------| | Bit 7 | 1 | SDRAM 12 Skew Control | | Bit 6 | 0 | SDRAW 12 Skew Collifor | | Bit 5 | 0 | SDRAM (11:0) Skew Control | | Bit 4 | 1 | | | Bit 3 | 1 | CPUCLK2 Skew Control | | Bit 2 | 1 | | | Bit 1 | 1 | CPUCLK (1:0) Skew Control | | Bit 0 | 0 | | **Byte 12: VCO Frequency Control Register** | Bit | PWD | Description | |-------|-------------------------------------------|---------------------------------------------------------| | Bit 7 | X | VCO Divider Bit8 | | Bit 6 | X | VCO Divider Bit7 | | Bit 5 | X | VCO Divider Bit6 | | Bit 4 | X | VCO Divider Bit5 | | Bit 3 | X | VCO Divider Bit4 | | Bit 2 | X | VCO Divider Bit3 | | Bit 1 | X | VCO Divider Bit2 | | Bit 0 | X | VCO Divider Bit1 | | | Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 | Bit 7 X Bit 6 X Bit 5 X Bit 4 X Bit 3 X Bit 2 X Bit 1 X | Note: The decimal representation of these 9 bits (Byte 12 bit [7:0] & Byte 11 bit [7]) + 8 is equal to the VCO divider value. For example if VCO divider value of 36 is desired, user need to program 36 - 8 = 28, namely, 0, 00011100 into byte 12 bit & byte 11 bit 7. Byte 14: Spread Sectrum Control Register | Bit | PWD | Description | |-------|-----|-----------------------| | Bit 7 | X | Reserved | | Bit 6 | X | Reserved | | Bit 5 | X | Reserved | | Bit 4 | X | Spread Spectrum Bit12 | | Bit 3 | X | Spread Spectrum Bit11 | | Bit 2 | X | Spread Spectrum Bit10 | | Bit 1 | X | Spread Spectrum Bi 9 | | Bit 0 | X | Spread Spectrum Bit8 | Note: Please utilize software utility provided by ICS Application Engineering to configure spread spectrum. Incorrect spread percentage may cause system failure. **Byte 16: Output Skew Control** | Bit | PWD | Description | |-------|-----|-------------| | Bit 7 | X | Reserved | | Bit 6 | X | Reserved | | Bit 5 | X | Reserved | | Bit 4 | X | Reserved | | Bit 3 | X | Reserved | | Bit 2 | X | Reserved | | Bit 1 | X | Reserved | | Bit 0 | X | Reserved | Byte 17: Output Rise/Fall Time Select Register | Bit | PWD | Description | |-------|-----|-----------------------------| | Bit 7 | 1 | DCI (2:0) Slow Pote Control | | Bit 6 | 0 | PCI (3:0) Slew Rate Control | | Bit 5 | 1 | PCI_F Slew Rate Control | | Bit 4 | 0 | | | Bit 3 | 1 | CPUCLK2 Slew Rate Control | | Bit 2 | 0 | | | Bit 1 | 0 | CPUCLK1 Slew rate Control | | Bit 0 | | Cruclai Siew rate Control | Byte 19: Output Rise/Fall Time Select Register | Bit | PWD | Description | |-------|-----|----------------------------------| | Bit 7 | 1 | 48MHz: Slew Rate Control | | Bit 6 | 0 | 48MHZ: Siew Rate Collifor | | Bit 5 | 1 | 24 49MHz; Clay: Data Control | | Bit 4 | 0 | 24_48MHz: Slew Rate Control | | Bit 3 | 1 | REF1: Slew Rate Control | | Bit 2 | 0 | REF0: Slew Rate Control | | Bit 1 | 1 | SDPAM (11:0): Slavy Pata Control | | Bit 0 | 0 | SDRAM (11:0): Slew Rate Control | ### **VCO Programming Constrains** VCO Frequency ...... 150MHz to 500MHz VCO Divider Range ...... 8 to 519 REF Divider Range ...... 2 to 129 Phase Detector Stability ...... 0.3536 to 1.4142 #### **Useful Formula** VCO Frequency = 14.31818 x VCO/REF divider value Phase Detector Stabiliy = 14.038 x (VCO divider value)<sup>-0.5</sup> #### To program the VCO frequency for over-clocking. - 0. Before trying to program our clock manually, consider using ICS provided software utilities for easy programming. - 1. Select the frequency you want to over-clock from with the desire gear ratio (i.e. CPU:SDRAM:3V66:PCI ratio) by writing to byte 0, or using initial hardware power up frequency. - 2. Write 0001, 1001 (19<sub>H</sub>) to byte 8 for readback of 21 bytes (byte 0-20). - 3. Read back byte 11-20 and copy values in these registers. - 4. Re-initialize the write sequence. - 5. Write a '1' to byte 9 bit 7 and write to byte 11 & 12 with the desired VCO & REF divider values. - 6. Write to byte 13 to 20 with the values you copy from step 3. This maintains the output spread, skew and slew rate. - 7. The above procedure is only needed when changing the VCO for the 1st pass. If VCO frequency needed to be changed again, user only needs to write to byte 11 and 12 unless the system is to reboot. Byte 18: Output Rise/Fall Time Select Register | Bit | PWD | Description | |-------|-----|-----------------------------| | Bit 7 | 1 | SDRAM12: Slew Rate Control | | Bit 6 | 0 | SDRAW12: Siew Rate Collifor | | Bit 5 | 1 | AGPCLK1: Slew Rate Control | | Bit 4 | 0 | | | Bit 3 | 1 | AGPCLK0: Slew Rate Control | | Bit 2 | 0 | | | Bit 1 | 1 | PCICLK4: Slew Rate Control | | Bit 0 | 0 | FCICLK4. Siew Rate Collifor | Byte 20: Output Rise/Fall Time Select Register | Bit | PWD | Description | |-------|-----|---------------------------| | Bit 7 | 0 | Reserved | | Bit 6 | 0 | Reserved | | Bit 5 | 0 | Reserved | | Bit 4 | 0 | Reserved | | Bit 3 | 0 | Reserved | | Bit 2 | 0 | Reserved | | Bit 1 | 0 | CPUCLK0 Slew Rate Control | | Bit 0 | 0 | Cruclau siew Rate Control | ## **Absolute Maximum Ratings** Supply Voltage ...... 5.5 V Logic Inputs . . . . . . . . . . . . . GND -0.5 V to $V_{DD} + 0.5$ V Ambient Operating Temperature ...... 0°C to +70°C Storage Temperature . . . . . . . . . . . . . . . . $-65^{\circ}$ C to $+150^{\circ}$ C Stresses above those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only and functional operation of the device at these or any other conditions above those listed in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. #### **Electrical Characteristics - Input/Supply/Common Output Parameters** $TA = 0 - 70^{\circ} C$ ; Supply Volt age VDD = 3.3 V +/-5% VDDL = 2.5 V +/-5% (unless otherwise stated) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|------------------------|-------------------------------------------------|----------------------|--------|--------------|-------| | Input High Voltage | $V_{ m IH}$ | | 2 | | $V_{DD}+0.3$ | V | | Input Low Voltage | $V_{ m IL}$ | | V <sub>SS</sub> -0.3 | | 0.8 | V | | Supply Current | $I_{DD}$ | C <sub>L</sub> =30 pF, CPU @ 66, 100 MHz | | 390 | 400 | mA | | Power Down | PD | | | 300 | 600 | μΑ | | Input frequency | Fi | $V_{DD} = 3.3 \text{ V};$ | 12 | 14.318 | 16 | MHz | | Input Capacitance1 | $C_{IN}$ | Logic Inputs | | | 5 | pF | | | $C_{INX}$ | X1 & X2 pins | 27 | | 45 | pF | | Transition Time | $T_{trans}$ | To 1st crossing of target Freq. | | | 3 | | | Settling Time | $T_{S}$ | From 1st crossing to 1% target Freq. | | | | | | Clk Stabilization <sup>1</sup> | $T_{STAB}$ | From V <sub>DD</sub> = 3.3 V to 1% target Freq. | | | 3 | ms | | Skew | T <sub>CPU-PCI</sub> | $CPUV_T = 1.5 V PCI V_T = 1.25V$ | 1 | 1.9 | 4 | ns | | Skew | T <sub>CPU-SDRAM</sub> | $CPUV_T = 1.5 V SDRAM V_T = 1.25$ | -500 | -300 | 0 | ps | <sup>&</sup>lt;sup>1</sup> Guaranteed by design, not 100% tested in production. ## **Electrical Characteristics - CPU** $T_A = 0 - 70C$ ; $V_{DDL} = 2.5 \text{ V} + / -5\%$ ; VDDL = 2.5 V + / -5%; $C_L = 10 - 20 \text{ pF}$ (unless otherwise specified) | | | , E 1 | | , | | | |-------------------------------------|-----------------------|---------------------------------------------------|-----|------|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | Output Impedance <sup>1</sup> | $R_{\mathrm{DSP2B}}$ | $V_{\rm O} = V_{\rm DD}^*(0.5)$ | 10 | | 20 | Ω | | Output Impedance <sup>1</sup> | $R_{DSN2B}$ | $V_{O} = V_{DD}^*(0.5)$ | 10 | | 20 | Ω | | Output High Voltage | $V_{\mathrm{OH2B}}$ | $I_{OH} = -12.0 \text{ mA}$ | 2 | | | V | | Output Low Voltage | $V_{OL2B}$ | $I_{OL} = 12 \text{ mA}$ | | | 0.4 | V | | Output High Current | $I_{OH2B}$ | $V_{OH} = 1.7 \text{ V}$ | | | -19 | mA | | Output Low Current | $I_{OL2B}$ | $V_{OL} = 0.7 \text{ V}$ | 19 | | | mA | | Rise Time <sup>1</sup> | $t_{r2B}$ | $V_{OL} = 0.4 \text{ V}, V_{OH} = 2.0 \text{ V}$ | 0.4 | 1.2 | 1.6 | ns | | Fall Time <sup>1</sup> | $t_{f2B}$ | $V_{OH} = 2.0 \text{ V}, V_{OL} = 0.4 \text{ V}$ | 0.4 | 1.1 | 1.6 | ns | | Duty Cycle <sup>1</sup> | $d_{t2B}$ | $V_{\rm T} = 1.25 \text{ V}$ | 45 | 46.9 | 55 | % | | Skew window <sup>0:1</sup> | t <sub>sk2B</sub> | $V_{\rm T} = 1.25 \text{ V}$ | | 43 | 175 | ps | | Skew window <sup>0:2</sup> | t <sub>sk2B</sub> | $V_{T} = 1.25 \text{ V}$ | | 142 | 375 | ps | | Jitter, Cycle-to-cycle <sup>1</sup> | t <sub>jcyc-cyc</sub> | $V_T = 1.25 \text{ V}, \text{CPU}=66 \text{ MHz}$ | | 177 | 250 | ps | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. ## **Electrical Characteristics - 24-48MHz** $T_A = 0 - 70C$ ; $V_{DD} = 3.3 \text{ V +/-5\%}$ ; VDDL = 2.5 V +/-5%; $C_L = 10-20 \text{ pF}$ (unless otherwise specified) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------|-----------------------------|--------------------------------------------------|-----|------|-----|-------| | Output Impedance | $R_{DSP5B}^{1}$ | $V_O = V_{DD}^*(0.5)$ | 20 | | 60 | Ω | | Output Impedance | $R_{\mathrm{DSN5B}}^{}1}$ | $V_O = V_{DD}^*(0.5)$ | 20 | | 60 | Ω | | Output High Voltage | $V_{\mathrm{OH15}}$ | $I_{OH} = -14 \text{ mA}$ | 2.4 | | | V | | Output Low Voltage | $V_{OL5}$ | $I_{OL} = 6.0 \text{ mA}$ | | | 0.4 | V | | Output High Current | $I_{\mathrm{OH5}}$ | $V_{OH} = 2.0 \text{ V}$ | | | -20 | mA | | Output Low Current | $I_{OL5}$ | $V_{OL} = 0.8 \text{ V}$ | 10 | | | mA | | Rise Time <sup>1</sup> | $t_{r5}$ | $V_{OL} = 0.4 \text{ V}, V_{OH} = 2.4 \text{ V}$ | 0.4 | 1.45 | 4 | ns | | Fall Time <sup>1</sup> | $t_{ m f5}$ | $V_{OH} = 2.4 \text{ V}, V_{OL} = 0.4 \text{ V}$ | 0.4 | 1.5 | 4 | ns | | Duty Cycle <sup>1</sup> | $d_{t5}$ | $V_T = 1.5 \text{ V}$ | 45 | 52.5 | 55 | % | | Jitter | t <sub>cycle to cycle</sub> | $V_T = 1.5 \text{ V}$ | | 210 | 500 | ps | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. ## **Electrical Characteristics - PCI** $T_A = 0 - 70C$ ; $V_{DD} = 3.3 \text{ V +/-5\%}$ ; VDDL = 2.5 V +/-5%; $C_L = 10-30 \text{ pF}$ (unless otherwise specified) | | | | | _ | _ | _ | |-------------------------------------|---------------------------|--------------------------------------------------|-----|------|------|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | Output Impedance | $R_{\mathrm{DSP1B}}^{}1}$ | $V_O = V_{DD}^*(0.5)$ | 12 | | 55 | Ω | | Output Impedance | $R_{DSN1B}^{1}$ | $V_{\rm O} = V_{\rm DD}^*(0.5)$ | 12 | | 55 | Ω | | Output High Voltage | $V_{\mathrm{OH1}}$ | $I_{OH} = -1 \text{ mA}$ | 2.4 | | | V | | Output Low Voltage | $V_{OL1}$ | $I_{OL} = 1 \text{ mA}$ | | | 0.55 | V | | Output High Current | $I_{OH1}$ | $V_{OH @ MIN} = 1.0 V$ | | | -29 | mA | | Output Low Current | $I_{OL1}$ | $V_{OL @ MIN} = 1.95 \text{ V}$ | 29 | | | mA | | Rise Time <sup>1</sup> | t <sub>r1</sub> | $V_{OL} = 0.4 \text{ V}, V_{OH} = 2.4 \text{ V}$ | 0.5 | 2.3 | 2.5 | ns | | Fall Time <sup>1</sup> | $t_{\rm f1}$ | $V_{OH} = 2.4 \text{ V}, V_{OL} = 0.4 \text{ V}$ | 0.5 | 2.3 | 2.5 | ns | | Duty Cycle <sup>1</sup> | $d_{t1}$ | $V_T = 1.5 \text{ V}$ | 45 | 51.2 | 55 | % | | Skew window <sup>1</sup> | $t_{sk1}$ | $V_T = 1.5 \text{ V}$ | | 108 | 500 | ps | | Jitter, Cycle-to-cycle <sup>1</sup> | t <sub>jcyc-cyc1</sub> | $V_T = 1.5 \text{ V}$ | | 353 | 500 | ps | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. ## **Electrical Characteristics - SDRAM** $T_A = 0 - 70C$ ; $V_{DD} = 3.3 \text{ V } + /-5\%$ ; VDDL = 2.5 V + /-5%; $C_L = 20-30 \text{ pF}$ (unless otherwise specified) | | | , E 1 \ | | | | | |-------------------------------------|------------------------------|------------------------------------------------------------|-----|------|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | Output Impedance | $R_{DSP3B}^{1}$ | $V_O = V_{DD}^*(0.5)$ | 10 | | 24 | Ω | | Output Impedance | $R_{\mathrm{DSN3B}}^{}^{}}}$ | $V_O = V_{DD}^*(0.5)$ | 10 | | 24 | Ω | | Output High Voltage | $V_{OH3}$ | $I_{OH} = -18 \text{ mA}$ | 2.4 | | | V | | Output Low Voltage | $V_{OL3}$ | $I_{OL} = 9.4 \text{ mA}$ | | | 0.4 | V | | Output High Current | $I_{OH3}$ | $V_{OH} = 2.0 \text{ V}$ | | | -46 | mA | | Output Low Current | $I_{OL3}$ | $V_{OL} = 0.8V$ | | | | mA | | Rise Time <sup>1</sup> | $t_{r3}$ | $V_{OL} = 0.4 \text{ V}, V_{OH} = 2.4 \text{ V}$ | | 0.8 | 1.6 | ns | | Fall Time <sup>1</sup> | $t_{f3}$ | $V_{OH} = 2.4 \text{ V}, V_{OL} = 0.4 \text{ V}$ | | 0.8 | 1.6 | ns | | Duty Cycle <sup>1</sup> | $d_{t3}$ | $V_T = 1.5 \text{ V}$ | 45 | 48.5 | 55 | % | | Skew window <sup>1(0:11)</sup> | t <sub>sk3</sub> | $V_T = 1.5 \text{ V}$ | | 192 | 250 | ps | | Skew window <sup>1(0:12)</sup> | t <sub>sk3</sub> | $V_T = 1.5 \text{ V}$ | | 290 | 500 | ps | | Jitter, Cycle-to-cycle <sup>1</sup> | t <sub>jcyc-cyc3</sub> | $V_T = 1.5 \text{ V}, \text{CPU} = 66,100,133 \text{ MHz}$ | | 173 | 250 | ps | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. ## **Electrical Characteristics - AGP** $T_A = 0$ - 70C; $V_{DD}$ =3.3V +/-5%; $C_L = 20$ pF (unless otherwise specified) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------|---------------------------------|--------------------------------------------------|-----|------|-----|-------| | Output Impedance | $R_{DSP4B}^{1}$ | $V_0 = V_{DD}^*(0.5)$ | 12 | | 55 | Ω | | Output Impedance | R <sub>DSN4B</sub> <sup>1</sup> | $V_0 = V_{DD}^*(0.5)$ | 12 | | 55 | Ω | | Output High Voltage | $V_{\mathrm{OH4B}}$ | $I_{OH} = -18 \text{ mA}$ | 2 | | | V | | Output Low Voltage | $V_{OL4B}$ | $I_{OL} = 18 \text{ mA}$ | | | 0.4 | V | | Output High Current | $I_{OH4B}$ | $V_{OH} = 2.0 \text{ V}$ | | | -19 | mA | | Output Low Current | $I_{OL4B}$ | $V_{OL} = 0.8 \text{ V}$ | 19 | | | mA | | Rise Time <sup>1</sup> | $t_{r4B}$ | $V_{OL} = 0.4 \text{ V}, V_{OH} = 2.4 \text{ V}$ | 0.5 | 1.5 | 2 | ns | | Fall Time <sup>1</sup> | ${ m t_{f4B}}$ | $V_{OH} = 2.4 \text{ V}, V_{OL} = 0.4 \text{ V}$ | 0.5 | 1.6 | 2 | ns | | Duty Cycle <sup>1</sup> | $d_{t4B}$ | $V_T = 1.5 \text{ V}$ | 45 | 52.3 | 55 | % | | Skew window1 | tsk <sup>1</sup> | $V_T = 1.5 \text{ V}$ | | 55.5 | 175 | ps | | Jitter Cyc-Cyc | tjcyc-cyc <sup>1</sup> | $V_T = 1.5 \text{ V}$ | | 239 | 500 | ps | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. ## **Electrical Characteristics - REF** $TA = 0 - 70^{\circ} C$ ; VDD = 3.3 V + /-5%; VDDL = 2.5 V + /-5%; CL = 20 pF (unless otherwise stated) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------|--------------------|-------------------------------------------------------|-----|------|-----|-------| | Output High Voltage | $V_{OH5}$ | $I_{OH} = -12 \text{ mA}$ | 2.4 | | | V | | Output Low Voltage | $V_{OL5}$ | $I_{OL} = 9 \text{ mA}$ | | | 0.4 | V | | Output High Current | $I_{\mathrm{OH5}}$ | $V_{OH} = 2.0 \text{ V}$ | | | -22 | mA | | Output Low Current | $I_{OL5}$ | $V_{OL} = 0.8 \text{ V}$ | 16 | | | mA | | Rise Time <sup>1</sup> | $t_{r5}$ | $V_{OL} = 0.4 \text{ V}, \text{ VOH} = 2.4 \text{ V}$ | | 1.8 | 4 | ns | | Fall Time <sup>1</sup> | $t_{ m f5}$ | $V_{OH} = 2.4 \text{ V}, \text{ VOL} = 0.4 \text{ V}$ | | 1.9 | 4 | ns | | Duty Cycle <sup>1</sup> | $d_{t5}$ | $V_{T} = 50\%$ | 45 | 54.5 | 55 | % | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. # General I<sup>2</sup>C serial interface information for the ICS94209 ## **How to Write:** - Controller (host) sends a start bit. - Controller (host) sends the write address D2 (H) - ICS clock will acknowledge - · Controller (host) sends a dummy command code - ICS clock will *acknowledge* - Controller (host) sends a dummy byte count - ICS clock will acknowledge - Controller (host) starts sending *Byte 0 through Byte 28* (see Note 2) - ICS clock will acknowledge each byte one at a time - Controller (host) sends a Stop bit | How to Write: | | | | | | |---------------------------|----------------------|--|--|--|--| | Controller (Host) | ICS (Slave/Receiver) | | | | | | Start Bit | | | | | | | Address D2 <sub>(H)</sub> | | | | | | | | ACK | | | | | | Dummy Command Code | | | | | | | | ACK | | | | | | Dummy Byte Count | | | | | | | | ACK | | | | | | Byte 0 | | | | | | | | ACK | | | | | | Byte 1 | | | | | | | | ACK | | | | | | Byte 2 | | | | | | | D 11 0 | ACK | | | | | | Byte 3 | 4.07 | | | | | | Duta 4 | ACK | | | | | | Byte 4 | ACK | | | | | | Pyto F | ACK | | | | | | Byte 5 | ACK | | | | | | Byte 6 | ACK | | | | | | Byte 0 | ACK | | | | | | 0 | ACK | | | | | | | 0 | | | | | | 0 | 0 | | | | | | | Ö | | | | | | Byte 18 | - | | | | | | , | ACK | | | | | | Byte 19 | | | | | | | · | ACK | | | | | | Byte 20 | | | | | | | | ACK | | | | | | Stop Bit | | | | | | <sup>\*</sup>See notes on the following page. #### How to Read: - Controller (host) will send start bit. - Controller (host) sends the read address D3 (H) - ICS clock will acknowledge - ICS clock will send the *byte count* - Controller (host) acknowledges - ICS clock sends Byte 0 through byte 6 (default) - ICS clock sends Byte 0 through byte X (if X<sub>(H)</sub> was written to byte 6). - Controller (host) will need to acknowledge each byte - Controller (host) will send a stop bit | How to Read: | | | | | | |-------------------------------------------|----------------------|--|--|--|--| | Controller (Host) | ICS (Slave/Receiver) | | | | | | Start Bit | | | | | | | Address D3 <sub>(H)</sub> | | | | | | | | ACK | | | | | | | Byte Count | | | | | | ACK | | | | | | | | Byte 0 | | | | | | ACK | | | | | | | | Byte 1 | | | | | | ACK | | | | | | | 4.014 | Byte 2 | | | | | | ACK | Dista 2 | | | | | | ACK | Byte 3 | | | | | | ACK | Byte 4 | | | | | | ACK | Dyte 4 | | | | | | /Ort | Byte 5 | | | | | | ACK | 2,00 | | | | | | Ī | Byte 6 | | | | | | ACK | | | | | | | If 7 <sub>H</sub> has been written to B6 | Byte 7 | | | | | | ACK | | | | | | | | | | | | | | 0 | 0 | | | | | | 0 | 0 | | | | | | 0 | 0 | | | | | | | | | | | | | If 1A <sub>H</sub> has been written to B6 | Byte18 | | | | | | ACK | | | | | | | If 1B <sub>H</sub> has been written to B6 | Byte 19 | | | | | | ACK | | | | | | | If 1C <sub>H</sub> has been written to B6 | Byte 20 | | | | | | ACK | | | | | | | Stop Bit | | | | | | # Brief I<sup>2</sup>C registers description for ICS94209 Programmable System Frequency Generator | Register Name | Byte | Description | PWD Default | |----------------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------| | Functionality & Frequency<br>Select Register | 0 | Output frequency, hardware / I <sup>2</sup> C frequency select, spread spectrum & output enable control register. | See individual byte description | | Output Control Registers | 1-6 | Active / inactive output control registers/latch inputs read back. | See individual byte description | | Vendor ID & Revision ID<br>Registers | 7 | Byte 11 bit[7:4] is ICS vendor id - 1001.<br>Other bits in this register designate device<br>revision ID of this part. | See individual byte description | | Byte Count<br>Read Back Register | 8 | Writing to this register will configure byte count and how many byte will be read back. Do not write $00_{\rm H}$ to this byte. | 08 <sub>H</sub> | | Watchdog Timer<br>Count Register | 9 | Writing to this register will configure the number of seconds for the watchdog timer to reset. | $10_{ m H}$ | | Watchdog Control Registers | 10 Bit [6:0] | Watchdog enable, watchdog status and programmable 'safe' frequency' can be configured in this register. | 000,0000 | | VCO Control Selection Bit | 10 Bit [7] | This bit select whether the output frequency is control by hardware/byte 0 configurations or byte 11&12 programming. | 0 | | VCO Frequency Control<br>Registers | 11-12 | These registers control the dividers ratio into the phase detector and thus control the VCO output frequency. | Depended on hardware/byte 0 configuration | | Spread Spectrum Control<br>Registers | 13-14 | These registers control the spread percentage amount. | Depended on hardware/byte 0 configuration | | Group Skews Control<br>Registers | 15-16 | Increment or decrement the group skew amount as compared to the initial skew. | See individual byte description | | Output Rise/Fall Time<br>Select Registers | 17-20 | These registers will control the output rise and fall time. | See individual byte description | - 1. The ICS clock generator is a slave/receiver, I<sup>2</sup>C component. It can read back the data stored in the latches for verification. Readback will support standard SMBUS controller protocol. **The number of bytes to readback is defined by writing to byte 8.** - 2. **When writing to byte 11 12, and byte 13 14, they must be written as a set.** If for example, only byte 14 is written but not 15, neither byte 14 or 15 will load into the receiver. - 3. The data transfer rate supported by this clock generator is 100K bits/sec or less (standard mode) - 4. The input is operating at 3.3V logic levels. - 5. The data byte format is 8 bit bytes. - 6. To simplify the clock generator I<sup>2</sup>C interface, the protocol is set to use only Block-Writes from the controller. The bytes must be accessed in sequential order from lowest to highest byte with the ability to stop after any complete byte has been transferred. The Command code and Byte count shown above must be sent, but the data is ignored for those two bytes. The data is loaded until a Stop sequence is issued. - 7. At power-on, all registers are set to a default condition, as shown. # Shared Pin Operation - Input/Output Pins The I/O pins designated by (input/output) on the ICS94209 serve as dual signal functions to the device. During initial power-up, they act as input pins. The logic level (voltage) that is present on these pins at this time is read and stored into a 5-bit internal data latch. At the end of Power-On reset, (see AC characteristics for timing values), the device changes the mode of operations for these pins to an output function. In this mode the pins produce the specified buffered clocks to external loads. To program (load) the internal configuration register for these pins, a resistor is connected to either the VDD (logic 1) power supply or the GND (logic 0) voltage potential. A 10 Kilohm (10K) resistor is used to provide both the solid CMOS programming voltage needed during the power-up programming period and to provide an insignificant load on the output clock during the subsequent operating period. Figure 1 shows a means of implementing this function when a switch or 2 pin header is used. With no jumper is installed the pin will be pulled high. With the jumper in place the pin will be pulled low. If programmability is not necessary, than only a single resistor is necessary. The programming resistors should be located close to the series termination resistor to minimize the current loop area. It is more important to locate the series termination resistor close to the driver than the programming resistor. Fig. 1 # CPU\_STOP# Timing Diagram CPU\_STOP# is an asychronous input to the clock synthesizer. It is used to turn off the CPU clocks for low power operation. CPU\_STOP# is synchronized by the **ICS94209**. The minimum that the CPU clock is enabled (CPU\_STOP# high pulse) is 100 CPU clocks. All other clocks will continue to run while the CPU clocks are disabled. The CPU clocks will always be stopped in a low state and start in such a manner that guarantees the high pulse width is a full pulse. CPU clock on latency is less than 4 CPU clocks and CPU clock off latency is less than 4 CPU clocks. - 1. All timing is referenced to the internal CPU clock. - 2. CPU\_STOP# is an asynchronous input and metastable conditions may exist. This signal is synchronized to the CPU clocks inside the ICS94209. - 3. All other clocks continue to run undisturbed. (including SDRAM outputs). # PCI\_STOP# Timing Diagram PCI\_STOP# is an asynchronous input to the ICS94209. It is used to turn off the PCICLK clocks for low power operation. PCI\_STOP# is synchronized by the ICS94209 internally. The minimum that the PCICLK clocks are enabled (PCI\_STOP# high pulse) is at least 10 PCICLK clocks. PCICLK clocks are stopped in a low state and started with a full high pulse width guaranteed. PCICLK clock on latency cycles are only one rising PCICLK clock off latency is one PCICLK clock. - 1. All timing is referenced to the Internal CPUCLK (defined as inside the ICS94209 device.) - 2. PCI\_STOP# is an asynchronous input, and metastable conditions may exist. This signal is required to be synchronized inside the ICS94209. - 3. All other clocks continue to run undisturbed. - 4. CPU\_STOP# is shown in a high (true) state. # SDRAM\_STOP# Timing Diagram SDRAM\_STOP# is an asychronous input to the clock synthesizer. It is used to stop SDRAM clocks for low power operation. SDRAM\_STOP# is synchronized to complete it's current cycle, by the **ICS94209**. All other clocks will continue to run while the SDRAM clocks are disabled. The SDRAM clocks will always be stopped in a low state and start in such a manner that guarantees the high pulse width is a full pulse. - 1. All timing is referenced to the internal CPU clock. - 2. SDRAM is an asynchronous input and metastable conditions may exist. This signal is synchronized to the SDRAM clocks inside the ICS94209. - 3. All other clocks continue to run undisturbed. # **PD# Timing Diagram** The power down selection is used to put the part into a very low power state without turning off the power to the part. PD# is an asynchronous active low input. This signal needs to be synchronized internal to the device prior to powering down the clock synthesizer. Internal clocks are not running after the device is put in power down. When PD# is active low all clocks need to be driven to a low value and held prior to turning off the VCOs and crystal. The power up latency needs to be less than 3 mS. The power down latency should be as short as possible but conforming to the sequence requirements shown below. PCI\_STOP# and CPU\_STOP# are considered to be don't cares during the power down operations. The REF and 48MHz clocks are expected to be stopped in the LOW state as soon as possible. Due to the state of the internal logic, stopping and holding the REF clock outputs in the LOW state may require more than one clock cycle to complete. - 1. All timing is referenced to the Internal CPUCLK (defined as inside the ICS94209 device). - 2. As shown, the outputs Stop Low on the next falling edge after PD# goes low. - 3. PD# is an asynchronous input and metastable conditions may exist. This signal is synchronized inside this part. - 4. The shaded sections on the VCO and the Crystal signals indicate an active clock. - 5. Diagrams shown with respect to 133MHz. Similar operation when CPU is 100MHz. | 300 mil SSOP I | Package | |----------------|---------| |----------------|---------| | | In Millir | neters | In Inches | | | | |--------|----------------|-----------|----------------|------------|--|--| | SYMBOL | COMMON D | IMENSIONS | COMMON I | DIMENSIONS | | | | | MIN | MAX | MIN | MAX | | | | Α | 2.41 | 2.80 | .095 | .110 | | | | A1 | 0.20 | 0.40 | .008 | .016 | | | | b | 0.20 | 0.34 | .008 | .0135 | | | | С | 0.13 | 0.25 | .005 | .010 | | | | D | SEE VAR | IATIONS | SEE VARIATIONS | | | | | E | 10.03 | 10.68 | .395 | .420 | | | | E1 | 7.40 | 7.60 | .291 | .299 | | | | е | 0.635 I | BASIC | 0.025 | BASIC | | | | h | 0.38 | 0.64 | .015 | .025 | | | | Ĺ | 0.50 | 1.02 | .020 | .040 | | | | N | SEE VARIATIONS | | SEE VARIATIONS | | | | | α | 0° | 8° | 0° | 8° | | | ### **VARIATIONS** | N | D mm. | | D (inch) | | |----|-------|-------|----------|------| | | MIN | MAX | MIN | MAX | | 48 | 15.75 | 16.00 | .620 | .630 | Reference Doc.: JEDEC Publication 95, MO-118 10-0034 # **Ordering Information** ICS94209<u>y</u>F-T