# GENERAL DESCRIPTION The ICS83840 is a DDR SDRAM MUX and is a member of the HiPerClockS<sup>™</sup> family of High Performance Clock Solutions from ICS. The device has 10 Host Lines and each host line can be passed to 4 Data Ports. The 10 channels are allocated as follows in the DDR SDRAM application: 8 data lines, 1 strobe line and 1 DQm line. The Host/Data Ports are compatible with single-ended SSTL-2 and the device operates from a 2.5V supply. Guaranteed low output skew makes the ICS83840 ideal for demanding applications which require well defined performance and repeatability. ### **F**EATURES - 40 low skew single-ended DIMM ports - 4 SSTL-2 compatible enable inputs - Maximum Switching Speed: 3ns - Output skew: 120ps (maximum) - Bank skew: 45ps (maximum) - $r_{on} = 8\Omega$ (typical) - Full 2.5V supply modes - 0°C to 70°C ambient operating temperature - Pin compatible with the CBTV4010 # SIMPLIFIED SCHEMATIC # LOGIC DIAGRAM # PIN ASSIGNMENT | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|----------------------|-----------------|------|------|------|------|------|------|------|------|------| | Α | $V_{_{\mathrm{DD}}}$ | nS1 | nc | | 1DP0 | 2DP0 | 3DP0 | | 2DP1 | 3DP1 | 0DP2 | | В | nS2 | V <sub>DD</sub> | nS0 | GND | 0DP0 | HP0 | 0DP1 | 1DP1 | HP1 | GND | 1DP2 | | С | nc | nS3 | | | | | | | | HP2 | 2DP2 | | D | | GND | | | | | | | | 3DP2 | | | Е | 2DP9 | 3DP9 | | | | | | | | 0DP3 | 1DP3 | | F | 1DP9 | HP9 | | | | | | | | HP3 | 2DP3 | | G | 0DP9 | 3DP8 | | | | | | | | GND | 3DP3 | | н | | 2DP8 | | | | | | | | 0DP4 | | | J | 1DP8 | HP8 | | | | | | | | HP4 | 1DP4 | | ĸ | 0DP8 | GND | HP7 | 0DP7 | 3DP6 | HP6 | GND | 3DP5 | HP5 | 3DP4 | 2DP4 | | ᅵ | 3DP7 | 2DP7 | 1DP7 | | 2DP6 | 1DP6 | 0DP6 | | 2DP5 | 1DP5 | 0DP5 | ## ICS83840 64-Ball TFBGA 7mm x 7mm x 1.2mm package body **H Package** H Package Top View TABLE 1. PIN DESCRIPTIONS | Number | Name | Туре | Description | |----------------------------------------------|-----------------------------------------------------|--------|-----------------------| | A1, B2 | V <sub>DD</sub> | Power | Positive supply pins. | | B4, B10, D2, G10, K2, K7 | GND | Power | Power supply ground. | | A3, C1 | nc | Unused | No connect. | | A2, B1, C2, B3 | nS1, nS2, nS3, nS0 | Port | Select pins. | | B6, B9, C10, F2, F10,<br>J2, J10, K3, K6, K9 | HP0, HP1, HP2, HP9, HP3,<br>HP8, HP4, HP7, HP6, HP5 | Port | Host ports. | | A5, A6, A7, B5 | 1DP0, 2DP0, 3DP0, 0DP0 | Port | DIMM ports. | | A9, A10, B7, B8 | 2DP1, 3DP1, 0DP1, 1DP1 | Port | DIMM ports. | | A11, B11, C11, D10 | 0DP2, 1DP2, 2DP2, 3DP2 | Port | DIMM ports. | | E10, E11, F11, G11 | ODP3, 1DP3, 2DP3, 3DP3 | Port | DIMM ports. | | H10, J11, K10, K11 | 0DP4, 1DP4, 3DP4, 2DP4 | Port | DIMM ports. | | K8, L9, L10, L11 | 3DP5, 2DP5, 1DP5, 0DP5 | Port | DIMM ports. | | K5, L5, L6, L7 | 3DP6, 2DP6, 1DP6, 0DP6 | Port | DIMM ports. | | K4, L1, L2, L3 | 0DP7, 3DP7, 2DP7, 1DP7 | Port | DIMM ports. | | G2, H2, J1, K1 | 3DP8, 2DP8, 1DP8, 0DP8 | Port | DIMM ports. | | E1, E2, F1, G1 | 2DP9, 3DP9, 1DP9, 0DP9 | Port | DIMM ports. | TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|------------------------|-----|-------------------------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | nSx | $V_I = 0V \text{ or } V_{DD}$ | | | 5 | pF | | C <sub>ON</sub> | Channel on Capacitance | HPx | V <sub>IN</sub> = 1.5V | | | 12 | рF | NOTE: Capacitance values are measured at 10MHz and a bias voltage 3V. Capacitance is not production tested. Table 3. Function Table | Control Input | Function | | |---------------|--------------------------------------------------|--| | nSx | FullCuon | | | L | Host Port = DIMM Port | | | Н | Host Port = Disconnected DIMM Port = 400Ω to GND | | # DDR SDRAM MUX ### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>DD</sub> -0.5V to +3.3V Inputs, V, -0.3V to $V_{\scriptscriptstyle DD}$ + 0.3 V **Ports** DC Input Clamp Current, I<sub>IK</sub> -50mA Package Thermal Impedance, $\theta_{14}$ 50.04°C/W (0 mfps) Storage Temperature, T<sub>STG</sub> -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{DD} = 2.5V \pm 0.2V$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-------------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Positive Supply Voltage | | 2.3 | 2.5 | 2.7 | V | | I <sub>DD</sub> | Power Supply Current | | | | 50 | μΑ | Table 4B. DC Characteristics, $V_{DD} = 2.5V \pm 0.2V$ , $TA = 0^{\circ}C$ to $70^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------------|-----------|-------------------------------------------------|---------|---------|---------|-------| | V <sub>IH</sub> | Input High Voltage | nSx | | 1.6 | | | V | | V <sub>IL</sub> | Input Low Voltage | nSx | | | | 0.9 | V | | V <sub>IK</sub> | Input Clamp Voltage | | $V_{DD} = 2.3V; I_{I} = -18mA$ | | | -1.2 | V | | | Input Leakage<br>Current | nSx | $V_{DD} = 2.5V; V_{I} = V_{DD} \text{ or GND};$ | | | ±100 | μA | | I <sub>L</sub> | | Host Port | $nS = V_{DD}$ | | | ±100 | μΑ | | | | DIMM Port | $nS = GND \text{ for } I_{IL(test)}$ | | | ±100 | μA | | r | On Resistance; NOTE 1 | | $V_{DD} = 2.5V; V_{A} = 0.8V; V_{B} = 1.0V$ | 5 | 8 | 13 | Ω | | r <sub>on</sub> | | | $V_{DD} = 2.5V; V_{A} = 1.7V; V_{B} = 1.5V$ | 5 | 8 | 13 | Ω | NOTE 1: Measured by the current between the Host and the DIMM terminals at the indicated voltages on each side of the switch. Table 5. AC Characteristics, $V_{DD} = 2.5V \pm 0.2V$ , $TA = 0^{\circ}C$ to $70^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|--------------------------------------------|-------------------------------------------|-----------------|---------|---------|---------|-------| | t <sub>PD</sub> | Propagation Delay;<br>NOTE 1, 4 | From HPx or xDPx to xDPx or HPx | | 85 | 150 | 220 | ps | | t <sub>EN</sub> | Output From nSx to Enable Time HPx or nDPx | | | 1.7 | | | ns | | t <sub>DIS</sub> | Output<br>Disable Time | From nSx to<br>HPx or nDPx | | 1.6 | | | ns | | t <sub>osk</sub> | Output Skew;<br>NOTE 2, 4 | Any Port to any Port | | | | 120 | ps | | t <sub>BSK</sub> | Bank Skew;<br>NOTE 3, 4 | Any Port to any Port within the same bank | | | | 45 | ps | NOTE 1: Measured from $V_{DD}/2$ of the input to $V_{DD}/2$ of the output. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at $V_{DDO}/2$ . NOTE 3: Defined as skew within a bank with equal load conditions. NOTE 4: Not production tested, guaranteed by characterization. # PARAMETER MEASUREMENT INFORMATION **OUTPUT SKEW** This circuit is used for test purposes only, **not** intended for application use. # nDPx $\frac{V_{DD}}{2}$ nDPy $\frac{V_{DD}}{2}$ tsk(o) # 2.5V OUTPUT LOAD AC TEST CIRCUIT BANK SKEW (where X denotes outputs in the same bank) NOTE: The output is high except when disabled by the Sn control. ### 3-STATE OUTPUT ENABLE/DISABLE TIMES #### PROPAGATION DELAY # RELIABILITY INFORMATION Table 6. $\theta_{\text{JA}} \text{vs. A} \text{IR Flow Table}$ $\theta_{\text{\tiny JA}}$ by Velocity (Millimeter Feet per Second) 1 2 Two-Layer PCB, JEDEC Standard Test Boards 50.04°C/W 43.18°C/W 41.17°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. ### **Transistor Count** The transistor count for ICS83840 is: 320 ### PACKAGE OUTLINE - H SUFFIX TABLE 7. PACKAGE DIMENSIONS | JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS | | | | | | | | |-----------------------------------------------|----------------------|-----------------|---------|--|--|--|--| | | | FBGA | | | | | | | SYMBOL | MINIMUM | NOMINAL | MAXIMUM | | | | | | | 64 Balls | s, 7x7mm, 11x11 | Pattern | | | | | | Α | 1.0 1.1 1.2 | | | | | | | | A1 | 0.165 | 0.2 | 0.235 | | | | | | A2 | 0.16 | 0.2 | 0.24 | | | | | | А3 | 0.675 | 0.7 | 0.725 | | | | | | b | 0.25 | 0.3 | 0.35 | | | | | | D | | 7.00 BSC | | | | | | | D1 | | 5.00 BSC | | | | | | | E | 7.00 BSC<br>5.00 BSC | | | | | | | | E1 | | | | | | | | | е | | 0.50 BSC | | | | | | REFERENCE DOCUMENT: JEDEC PUBLICATION 95 # ICS83840 DDR SDRAM MUX TABLE 8. ORDERING INFORMATION | Part/Order Number | Marking | Package | Count | Temperature | |-------------------|------------|--------------------------------------------|--------------|-------------| | ICS83840AH | ICS83840AH | 64-Ball TFBGA | 416 per tray | 0°C to 70°C | | ICS83840AHT | ICS83840AH | 64-Ball TFBGA on Tape and Reel | 1000 | 0°C to 70°C | | ICS83840AHLF | ICS3840ALF | 64-Ball, Lead Free, TFBGA | 416 per tray | 0°C to 70°C | | ICS83840AHLFT | ICS3840ALF | 64-Ball, Lead Free, TFBGA on Tape and Reel | 1000 | 0°C to 70°C | While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. # ICS83840 DDR SDRAM MUX | | REVISION HISTORY SHEET | | | | | | | |-----|------------------------|------|---------------------------------------------------------------|----------|--|--|--| | Rev | Table | Page | Description of Change | Date | | | | | | | 1 | Changed dimension on Pin Assignment from 0.7mm to 1.2mm. | | | | | | Α | | 6 | Updated Package Outline Drawing and Package Dimensions Table. | 12/22/03 | | | | | | | 7 | Added "Lead Free" marking. | | | | | | | | | | | | | | | | | | | | | | |