# FSYC055D, FSYC055R # Radiation Hardened, SEGR Resistant **N-Channel Power MOSFETs** July 1998 ### **Features** - 70A (Note), 60V, r<sub>DS(ON)</sub> = 0.012Ω - Total Dose - Meets Pre-RAD Specifications to 100K RAD (Si) - Single Event - Safe Operating Area Curve for Single Event Effects - SEE Immunity for LET of 36MeV/mg/cm<sup>2</sup> with V<sub>DS</sub> up to 80% of Rated Breakdown and V<sub>GS</sub> of 10V Off-Bias - Dose Rate - Typically Survives 3E9 RAD (Si)/s at 80% BVDSS - Typically Survives 2E12 if Current Limited to IDM - Photo Current - 6.0nA Per-RAD(Si)/s Typically - Neutron - Maintain Pre-RAD Specifications for 3E13 Neutrons/cm<sup>2</sup> - Usable to 3E14 Neutrons/cmg # Ordering Information | RAD LEVEL | SCREENING LEVEL | PART NO./BRAND | |-----------|-----------------|----------------| | 10K | Commercial | FSYC055D1 | | 10K | TXV | FSYC055D3 | | 100K | Commercial | FSYC055R1 | | 100K | TXV | FSYC055R3 | | 100K | Space | FSYC055R4 | Formerly available as type TA17650. ### Description The Discrete Products Operation of Intersil has developed a series of Radiation Hardened MOSFETs specifically designed for commercial and military space applications. Enhanced Power MOSFET immunity to Single Event Effects (SEE), Single Event Gate Rupture (SEGR) in particular, is combined with 100K RADS of total dose hardness to provide devices which are ideally suited to harsh space environments. The dose rate and neutron tolerance necessary for military applications have not been sacrificed. The Intersil portfolio of SEGR resistant radiation hardened MOSFETs includes N-Channel and P-Channel devices in a variety of voltage, current and on-resistance ratings. Numerous packaging options are also available. This MOSFET is an enhancement-mode silicon-gate power field-effect transistor of the vertical DMOS (VDMOS) structure. It is specially designed and processed to be radiation tolerant. The MOSFET is well suited for applications exposed to radiation environments such as switching regulation, switching converters, motor drives, relay drivers and drivers for high-power bipolar switching transistors requiring high speed and low gate drive power. This type can be operated directly from integrated circuits. Reliability screening is available as either commercial, TXV equivalent of MIL-S-19500, or Space equivalent of MIL-S-19500. Contact Intersil for any desired deviations from the data sheet. ### Symbol # **Packaging** SMD-2 NOTE: Current limited by package capability. # FSYC055D, FSYC055R # **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ , Unless Otherwise Specified | | FSYC055D, FSYC055R | UNITS | |---------------------------------------------------------------|--------------------|-------| | Drain to Source Voltage | 60 | V | | Drain to Gate Voltage ( $R_{GS} = 20k\Omega$ ) | 60 | V | | Continuous Drain Current | | | | $T_C = 25^{\circ}C$ $I_D$ | 70 (Note) | Α | | $T_C = 100^{\circ}CI_D$ | 56 | Α | | Pulsed Drain Current I <sub>DM</sub> | 200 | Α | | Gate to Source Voltage | ±20 | V | | Maximum Power Dissipation | | | | $T_C = 25^{\circ}CP_T$ | 162 | W | | $T_C = 100^{\circ}CP_T$ | 65 | W | | Derated Above 25 <sup>o</sup> C | 1.30 | W/oC | | Single Pulsed Avalanche Current, L = 100μH, (See Test Figure) | 200 | Α | | Continuous Source Current (Body Diode) | 70 | Α | | Pulsed Source Current (Body Diode) | 200 | Α | | Operating and Storage Temperature | -55 to 150 | oC | | Lead Temperature (During Soldering) | 300 | °C | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. NOTE: Current limited by package capability. # **Electrical Specifications** $T_C = 25^{\circ}C$ , Unless Otherwise Specified | PARAMETER | SYMBOL | TEST CON | IDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------|------------------------|--------------------------------------------------------------|----------------------------------|-----|-------|-------|-------| | Drain to Source Breakdown Voltage | BV <sub>DSS</sub> | $I_D = 1 \text{mA}, V_{GS} = 0$ | / | 60 | - | - | V | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}$ | $T_{C} = -55^{\circ}C$ | - | - | 5.0 | V | | | | I <sub>D</sub> = 1mA | $T_C = 25^{\circ}C$ | 1.5 | - | 4.0 | V | | | | | $T_{\rm C} = 125^{\rm o}{\rm C}$ | 0.5 | - | - | V | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | $V_{DS} = 48V$ , | $T_{C} = 25^{\circ}C$ | - | - | 25 | μΑ | | | | $V_{GS} = 0V$ | $T_{C} = 125^{\circ}C$ | - | - | 250 | μΑ | | Gate to Source Leakage Current | I <sub>GSS</sub> | $V_{GS} = \pm 20V$ | $T_{C} = 25^{\circ}C$ | - | - | 100 | nA | | | | | $T_{C} = 125^{\circ}C$ | - | - | 200 | nA | | Drain to Source On-State Voltage | V <sub>DS(ON)</sub> | $V_{GS} = 12V, I_D = 70$ | A | - | - | 0.882 | V | | Drain to Source On Resistance | r <sub>DS(ON)12</sub> | I <sub>D</sub> = 56A, | $T_C = 25^{\circ}C$ | - | 0.008 | 0.012 | Ω | | | | $V_{GS} = 12V$ $T_{C} = 125^{\circ}C$ | - | - | 0.019 | Ω | | | Turn-On Delay Time | t <sub>d</sub> (ON) | $V_{DD} = 30V, I_D = 70A,$ $R_L = 0.43\Omega, V_{GS} = 12V,$ | | - | - | 50 | ns | | Rise Time | t <sub>r</sub> | | | - | - | 65 | ns | | Turn-Off Delay Time | t <sub>d</sub> (OFF) | $R_{GS} = 2.35\Omega$ | | - | - | 80 | ns | | Fall Time | t <sub>f</sub> | | | - | - | 40 | ns | | Total Gate Charge | Q <sub>g(TOT)</sub> | V <sub>GS</sub> = 0V to 20V | $V_{DD} = 30V,$ | - | - | 290 | nC | | Gate Charge at 12V | Q <sub>g(12)</sub> | V <sub>GS</sub> = 0V to 12V | I <sub>D</sub> = 70A | - | 150 | 170 | nC | | Threshold Gate Charge | Q <sub>g(TH)</sub> | $V_{GS} = 0V \text{ to } 2V$ | | - | - | 15 | nC | | Gate Charge Source | Q <sub>gs</sub> | | 1 | - | 40 | 55 | nC | | Gate Charge Drain | Q <sub>gd</sub> | 1 | | - | 53 | 75 | nC | | Plateau Voltage | V <sub>(PLATEAU)</sub> | I <sub>D</sub> = 70A, V <sub>DS</sub> = 15 | V | - | 7 | - | V | | Input Capacitance | C <sub>ISS</sub> | $V_{DS} = 25V, V_{GS} = 0$ | OV, | - | 4750 | - | pF | | Output Capacitance | C <sub>OSS</sub> | f = 1MHz | | - | 2200 | - | pF | | Reverse Transfer Capacitance | C <sub>RSS</sub> | | | - | 475 | - | pF | | Thermal Resistance Junction to Case | $R_{ heta JC}$ | | | - | - | 0.77 | °C/W | ### **Source to Drain Diode Specifications** | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------|-----------------|--------------------------------------------|-----|-----|-----|-------| | Forward Voltage | $V_{SD}$ | I <sub>SD</sub> = 70A | 0.6 | - | 1.8 | V | | Reverse Recovery Time | t <sub>rr</sub> | $I_{SD} = 70A$ , $dI_{SD}/dt = 100A/\mu s$ | - | - | 300 | ns | ### FSYC055D, FSYC055R # Electrical Specifications up to 100K RAD $T_C = 25^{\circ}C$ , Unless Otherwise Specified | PARAMETER | | SYMBOL | TEST CONDITIONS | MIN | MAX | UNITS | |---------------------------------|--------------|-----------------------|---------------------------------|-----|-------|-------| | Drain to Source Breakdown Volts | (Note 3) | BV <sub>DSS</sub> | $V_{GS} = 0$ , $I_D = 1mA$ | 60 | - | V | | Gate to Source Threshold Volts | (Note 3) | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}$ , $I_D = 1mA$ | 1.5 | 4.0 | V | | Gate-Body Leakage | (Notes 2, 3) | I <sub>GSS</sub> | $V_{GS} = \pm 20V, V_{DS} = 0V$ | - | 100 | nA | | Zero-Gate Leakage | (Note 3) | I <sub>DSS</sub> | $V_{GS} = 0, V_{DS} = 48V$ | - | 25 | μΑ | | Drain to Source On-State Volts | (Notes 1, 3) | V <sub>DS(ON)</sub> | $V_{GS} = 12V, I_D = 70A$ | - | 0.882 | V | | Drain to Source On Resistance | (Notes 1, 3) | r <sub>DS(ON)12</sub> | $V_{GS} = 12V, I_D = 56A$ | - | 0.012 | Ω | #### NOTES: - 1. Pulse test, 300µs max. - 2. Absolute value. - 3. Insitu Gamma bias must be sampled for both $V_{GS}$ = 12V, $V_{DS}$ = 0V and $V_{GS}$ = 0V, $V_{DS}$ = 80% BV<sub>DSS</sub>. ### Single Event Effects (SEB, SEGR) Note 4 | | | EN | VIRONMENT (NOTE | ADDUIED | (NOTE 6) | | |-------------------------------------|--------|----------------|----------------------------|----------------------|----------------------------------------|----------------------------------------| | TEST | SYMBOL | ION<br>SPECIES | TYPICAL LET<br>(MeV/mg/cm) | TYPICAL<br>RANGE (μ) | APPLIED<br>V <sub>GS</sub> BIAS<br>(V) | MAXIMUM<br>V <sub>DS</sub> BIAS<br>(V) | | Single Event Effects Safe Operating | SEESOA | Ni | 26 | 43 | -20 | 60 | | Area | | Br | 37 | 36 | -10 | 60 | | | | Br | 37 | 36 | -15 | 48 | | | | Br | 37 | 36 | -20 | 36 | | | | | 60 | 31 | 0 | 60 | | | | | 60 | 31 | -5 | 48 | | | | | 60 | 31 | -10 | 36 | | | | | 60 | 31 | -15 | 24 | | | | I | 60 | 31 | -20 | 12 | #### NOTES: - 4. Testing conducted at Brookhaven National Labs; sponsored by Naval Surface Warfare Center (NSWC), Crane, IN. - 5. Fluence = $1E5 \text{ ions/cm}^2 \text{ (typical)}, T = <math>25^{\circ}\text{C}$ . - 6. Does not exhibit Single Event Burnout (SEB) or Single Event Gate Rupture (SEGR). # Typical Performance Curves 1E-3 1E-4 1E-5 1E-7 10 30 100 300 1000 DRAIN SUPPLY (V) FIGURE 1. SINGLE EVENT EFFECTS SAFE OPERATING AREA FIGURE 2. DRAIN INDUCTANCE REQUIRED TO LIMIT GAMMA DOT CURRENT TO IAS # Typical Performance Curves (Continued) FIGURE 3. MAXIMUM CONTINUOUS DRAIN CURRENT vs TEMPERATURE FIGURE 4. FORWARD BIAS SAFE OPERATING AREA FIGURE 5. BASIC GATE CHARGE WAVEFORM FIGURE 6. NORMALIZED $r_{DS(ON)}$ vs JUNCTION TEMPERATURE FIGURE 7. NORMALIZED MAXIMUM TRANSIENT THERMAL RESPONSE # Typical Performance Curves (Continued) FIGURE 8. UNCLAMPED INDUCTIVE SWITCHING # Test Circuits and Waveforms FIGURE 9. UNCLAMPED ENERGY TEST CIRCUIT FIGURE 10. UNCLAMPED ENERGY WAVEFORMS FIGURE 11. RESISTIVE SWITCHING TEST CIRCUIT FIGURE 12. RESISTIVE SWITCHING WAVEFORMS # FSYC055D, FSYC055R # Screening Information Screening is performed in accordance with the latest revision in effect of MIL-S-19500, (Screening Information Table). # Delta Tests and Limits (JANTXV Equivalent, JANS Equivalent) T<sub>C</sub> = 25°C, Unless Otherwise Specified | PARAMETER | SYMBOL | TEST CONDITIONS | MAX | UNITS | |---------------------------------|---------------------|------------------------------------------------------------|---------------|-------| | Gate to Source Leakage Current | I <sub>GSS</sub> | $V_{GS} = \pm 20V$ | ±20 (Note 7) | nA | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>DS</sub> = 80% Rated Value | ±25 (Note 7) | μΑ | | On Resistance | r <sub>DS(ON)</sub> | T <sub>C</sub> = 25 <sup>o</sup> C at Rated I <sub>D</sub> | ±20% (Note 8) | Ω | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | I <sub>D</sub> = 1.0mA | ±20% (Note 8) | V | ### NOTES: - 7. Or 100% of Initial Reading (whichever is greater). - 8. Of Initial Reading. # **Screening Information** | TEST | JANTXV EQUIVALENT | JANS EQUIVALENT | |---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------| | Gate Stress | V <sub>GS</sub> = 30V, t = 250μs | V <sub>GS</sub> = 30V, t = 250μs | | Pind | Optional | Required | | Pre Burn-In Tests (Note 9) | MIL-S-19500 Group A,<br>Subgroup 2 (All Static Tests at 25°C) | MIL-S-19500 Group A,<br>Subgroup 2 (All Static Tests at 25 <sup>o</sup> C) | | Steady State Gate<br>Bias (Gate Stress) | MIL-STD-750, Method 1042, Condition B<br>V <sub>GS</sub> = 80% of Rated Value,<br>T <sub>A</sub> = 150 <sup>o</sup> C, Time = 48 hours | MIL-STD-750, Method 1042, Condition B<br>$V_{GS}$ = 80% of Rated Value,<br>$T_A$ = 150°C, Time = 48 hours | | Interim Electrical Tests (Note 9) | All Delta Parameters Listed in the Delta Tests and Limits Table | All Delta Parameters Listed in the Delta Tests and Limits Table | | Steady State Reverse<br>Bias (Drain Stress) | MIL-STD-750, Method 1042, Condition A V <sub>DS</sub> = 80% of Rated Value, T <sub>A</sub> = 150°C, Time = 160 hours | MIL-STD-750, Method 1042, Condition A $V_{DS}$ = 80% of Rated Value, $T_A$ = 150°C, Time = 240 hours | | PDA | 10% | 5% | | Final Electrical Tests (Note 9) | MIL-S-19500, Group A, Subgroup 2 | MIL-S-19500, Group A,<br>Subgroups 2 and 3 | ### NOTE: ### **Additional Screening Tests** | PARAMETER | SYMBOL | TEST CONDITIONS | MAX | UNITS | |-------------------------------|------------------|-------------------------------------------------------------------------------------------|-----|-------| | Safe Operating Area | SOA | V <sub>DS</sub> = 48V, t = 10ms | 9.0 | А | | Unclamped Inductive Switching | I <sub>AS</sub> | V <sub>GS(PEAK)</sub> = 15V, L = 0.1mH | 200 | А | | Thermal Response | ΔV <sub>SD</sub> | t <sub>H</sub> = 10ms; V <sub>H</sub> = 25V; I <sub>H</sub> = 4A | 65 | mV | | Thermal Impedance | ΔV <sub>SD</sub> | t <sub>H</sub> = 500ms; V <sub>H</sub> = 20V; I <sub>H</sub> = 4A<br>(Heat Sink Required) | 135 | mV | <sup>9.</sup> Test limits are identical pre and post burn-in. ### Rad Hard Data Packages - Intersil Power Transistors #### **TXV** Equivalent #### 1. Rad Hard TXV Equivalent - Standard Data Package - A. Certificate of Compliance - B. Assembly Flow Chart - C. Preconditioning D. Group A Attributes Data Sheet Group B Attributes Data Sheet Group C Attributes Data Sheet Attributes Data Sheet G. Group D Attributes Data Sheet #### 2. Rad Hard TXV Equivalent - Optional Data Package - A. Certificate of Compliance - B. Assembly Flow Chart - C. Preconditioning Attributes Data Sheet - Precondition Lot Traveler - Pre and Post Burn-In Read and Record Data - D. Group A Attributes Data Sheet - Group A Lot Traveler - E. Group B Attributes Data Sheet - Group B Lot Traveler - Pre and Post Read and Record Data for Intermittent Operating Life (Subgroup B3) Bond Strength Data (Subgroup B3) Pre and Post High Temperature Operating Life Read and Record Data (Subgroup B6) - F. Group C Attributes Data Sheet - Group C Lot Traveler - Pre and Post Read and Record Data for Intermittent Operating Life (Subgroup C6) - Bond Strength Data (Subgroup C6) - G. Group D Attributes Data Sheet - Group D Lot Traveler - Pre and Post RAD Read and Record Data #### Class S - Equivalents ### 1. Rad Hard "S" Equivalent - Standard Data Package - A. Certificate of Compliance - B. Serialization Records - C. Assembly Flow Chart - D. SEM Photos and Report E. Preconditioning Attributes Data Sheet Hi-Rel Lot Traveler HTRB - Hi Temp Gate Stress Post Reverse Bias Data and Delta Data HTRB - Hi Temp Drain Stress Post Reverse Bias Delta Data F. Group A G. Group B H. Group C I. Group D Attributes Data Sheet Attributes Data Sheet Attributes Data Sheet #### 2. Rad Hard Max. "S" Equivalent - Optional Data Package - A. Certificate of Compliance - B. Serialization Records - C. Assembly Flow Chart - D. SEM Photos and Report - E. Preconditioning Attributes Data Sheet - Hi-Rel Lot Traveler HTRB - Hi Temp Gate Stress Post Reverse Bias Data and Delta Data HTRB - Hi Temp Drain Stress Post Reverse Bias Delta Data - X-Ray and X-Ray Report F. Group A - Attributes Data Sheet - Hi-Rel Lot Traveler - Subgroups A2, A3, A4, A5 and A7 Data G. Group B - Attributes Data Sheet - Hi-Rel Lot Traveler Out and DA DA DA - Subgroups B1, B3, B4, B5 and B6 Data H. Group C - Attributes Data Sheet - Hi-Rel Lot Traveler - Subgroups C1, C2, C3 and C6 Data I. Group D - Attributes Data Sheet - Hi-Rel Lot Traveler - Pre and Post Radiation Data # SMD-2 ### **3 PAD CERAMIC LEADLESS CHIP CARRIER** | | INCHES | | INCHES MILLIMETERS | | | | |----------------|--------|-------|--------------------|-------|-------|--| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | | Α | 0.129 | 0.139 | 3.27 | 3.53 | - | | | b | 0.135 | 0.145 | 3.43 | 3.68 | - | | | D | 0.520 | 0.530 | 13.20 | 13.46 | - | | | D <sub>1</sub> | 0.435 | 0.445 | 11.05 | 11.30 | - | | | D <sub>2</sub> | 0.115 | 0.125 | 2.92 | 3.17 | - | | | Е | 0.685 | 0.695 | 17.40 | 17.65 | - | | | E <sub>1</sub> | 0.470 | 0.480 | 11.94 | 12.19 | - | | | E <sub>2</sub> | 0.152 | 0.162 | 3.86 | 4.11 | - | | #### NOTES: - 1. No current JEDEC outline for this package. - 2. Controlling dimension: INCH. - 3. Revision 2 dated 6-98. All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site http://www.intersil.com # Sales Office Headquarters #### **NORTH AMERICA** Intersil Corporation P. O. Box 883, Mail Stop 53-204 Melbourne, FL 32902 TEL: (407) 724-7000 FAX: (407) 724-7240 #### **EUROPE** Intersil SA Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05 #### **ASIA** Intersil (Taiwan) Ltd. Taiwan Limited 7F-6, No. 101 Fu Hsing North Road Taipei, Taiwan Republic of China TEL: (886) 2 2716 9310 TEL: (886) 2 2716 9310 FAX: (886) 2 2715 3029