# PBL 386 15/1 Subscriber Line Interface Circuit ## **Description** The PBL 386 15/1 Subscriber Line Interface Circuit (SLIC) is a 90 V bipolar integrated circuit for use in ISDN Network Terminal Adapters, DAML, FITL and other short loop telecommunication equipment which often are remote powered, and by that, the available power is limited. The PBL 386 15/1 has been optimized for low total line interface cost, low power and requires a minimum of external components. The PBL 386 15/1 has constant current feed, programmable to max 30mA. The SLIC uses a first battery voltage for On-hook . A second battery voltage is used for Off-hook and must be connected, to reduce short loop power dissipation. The SLIC automatically switches between the two battery supply voltages without need for external components or external control. The loop current controls the switching between On-hook and Off-hook battery. The SLIC incorporates loop current, ground key and ring trip detection functions. The PBL 386 15/1 is compatible with loop start signalling. Two- to four-wire and four- to two-wire voice frequency (vf) signal conversion is accomplished by the SLIC in conjunction with either a conventional CODEC/filter or with a programmable CODEC/filter, e.g. SLAC, SiCoFi, Combo II. The programmable line terminating impedance could be complex or real to fit every market. Longitudinal voltages are suppressed by a feedback loop in the SLIC and the longitudinal balance specifications meet Bellcore TR909 requirements. The PBL 386 15/1 package is a very PCB space efficient 28-pin SSOP. Figure 1. Block diagram. ## **Applications** - ISDN Network terminals - DAML - FITI - Shortloop applications #### **Key Features** - Small footprint with SSOP package - On-hook and Off-hook battery with automatic switching, controlled by loop current - On-hook battery current is limited to 6 mA - 37 mW on-hook power dissipation in active state - Metering 0.5 Vrms (0.7 Vpeak) - Adaptive Overhead Voltage The overhead voltage follows 1Vpeak<signals<2.5Vpeak</li> - Battery supply as low as -10V - Only +5V in addition to GND and battery (VEE optional) - Open loop voltage tracks On-hook battery - Full longitudinal current capability during On-hook - 43.5V open loop voltage @ -48V battery feed - Automatic compensation for line leakage up to 5 mA - On-hook transmission - Programmable loop & ring-trip detector threshold - Ground key detector - Analog temperature guard with status exclusively viewed at detector output - Integrated Ring Relay Driver - Silent polarity reversal - Linevoltage measurement Package: 28-pin SSOP ## **Maximum Ratings** | Parameter | Symbol | Min | Max | Unit | |------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------------|----------|------| | Temperature, Humidity | | | | | | Storage temperature range | T <sub>Stg</sub> | -55 | +150 | °C | | Operating temperature range | $T_{Amb}$ | -40 | +110 | °C | | Operating junction temperature range, Note 1 | $T_J$ | -40 | +140 | °C | | Power supply, $-40^{\circ}\text{C} \le \text{T}_{\text{Amb}} \le +85^{\circ}\text{C}$ | | | | | | V <sub>CC</sub> with respect to AGND | V <sub>CC</sub> | -0.4 | 6.5 | V | | V <sub>EE</sub> with respect to AGND | $V_{\sf EE}$ | V <sub>Bat</sub> | 0.4 | V | | V <sub>Bat2</sub> with respect to A/BGND | $V_{\text{Bat2}}$ | V <sub>Bat</sub> | 0.4 | V | | V <sub>Bat</sub> with respect to BGND, continuous | V <sub>Bat</sub> | -75 | 0.4 | V | | V <sub>Bat2</sub> with respect to BGND, 10 ms | V <sub>Bat2</sub> | -80 | 0.4 | V | | Power dissipation | | | | | | Continuous power dissipation at T <sub>Amb</sub> ≤ +85 °C | $P_{D}$ | | 0.8 | W | | Ground | | | | | | Voltage between AGND and BGND | $V_{G}$ | -5 | VCC | V | | Relay Driver | | | | | | Ring relay supply voltage | | | BGND +13 | V | | Ring relay current | | | 75 mA | | | Ring trip comparator | | | | | | Input voltage | $V_{\rm DT},V_{\rm DR}$ | $V_{Bat}$ | $V_{CC}$ | V | | Input current | I <sub>DT</sub> , I <sub>DR</sub> | -5 | 5 | mA | | Digital inputs, outputs (C1, C2, C3, DET) | | | | | | Input voltage | $V_{\text{ID}}$ | -0.4 | $V_{CC}$ | V | | Output voltage (DET not active) | $V_{od}$ | -0.4 | $V_{CC}$ | V | | Output current (DET) | $I_{OD}$ | | 30 | mA | | TIPX and RINGX terminals, $-40^{\circ}$ C $<$ T <sub>Amb</sub> $<$ $+85^{\circ}$ C, V <sub>Bat</sub> $=$ $-50$ V | | | | | | TIPX or RINGX current | I <sub>TIPX</sub> , I <sub>RINGX</sub> | -110 | +110 | mA | | TIPX or RINGX voltage, continuous (referenced to AGND), Note 2 | $V_{TA}, V_{RA}$ | V <sub>Bat</sub> | 2 | V | | TIPX or RINGX, pulse < 10 ms, t <sub>Rep</sub> > 10 s, Note 2 | V <sub>TA</sub> , V <sub>RA</sub> | V <sub>Bat</sub> - 20 | 5 | V | | TIPX or RINGX, pulse < 1 μs, t <sub>Rep</sub> > 10 s, Note 2 | V <sub>TA</sub> , V <sub>RA</sub> | V <sub>Bat</sub> - 40 | 10 | V | | TIP or RING, pulse $< 250 \text{ ns}$ , $t_{Rep} > 10 \text{ s}$ , Note 3 | $V_{TA}, V_{RA}$ | V <sub>Bat</sub> - 70 | 15 | V | ## **Recommended Operating Condition** | Parameter | Symbol | Min | Max | Unit | |----------------------------------------|-------------------|------------------|-------|------| | Ambient temperature | $T_{Amb}$ | -40 | +85 | °C | | V <sub>CC</sub> with respect to AGND | V <sub>cc</sub> | 4.75 | 5.25 | V | | V <sub>EE</sub> with respect to AGND | V <sub>EE</sub> | V <sub>Bat</sub> | -4.75 | V | | V <sub>Bat</sub> with respect to BGND | $V_{Bat}$ | -58 | -10 | V | | V <sub>Bat2</sub> with respect to BGND | V <sub>Bat2</sub> | V <sub>Bat</sub> | -10 | V | ## **Notes** - 1. The circuit includes thermal protection. Operation above max. junction temperature may degrade device reliability. - 2. A diode in series with the VBat input increases the permitted continuous voltage and pulse < 10 ms to -85 V. A pulse $\leq 1\mu$ s is increased to the greater of |-70V| and |VBat -40V|. - 3. $R_{\text{F1}}$ and $R_{\text{F2}} \ge 20~\Omega$ is also required. Pulse is supplied to TIP and RING outside $R_{\text{F1}}$ and $R_{\text{F2}}$ . ### **Electrical Characteristics** $-40 \,\,^{\circ}\text{C} \leq \text{T}_{\text{Amb}} \leq +85 \,\,^{\circ}\text{C}, \, \text{V}_{\text{CC}} = +5\text{V} \pm 5 \,\,^{\circ}\text{N}, \, \text{V}_{\text{EE}} = -5\text{V} \pm 5 \,\,^{\circ}\text{N}, \, \text{V}_{\text{Bat}} = -58\text{V} \,\,\text{to} \,\, -40\text{V}, \, \text{V}_{\text{Bat2}} = -22\text{V}, \, \text{R}_{\text{LC}} = 18.7\text{k}\Omega \,\, \text{(I}_{\text{L}} = 27 \,\,\text{mA}), \, \text{R}_{\text{L}} = 600 \,\,^{\circ}\Omega, \, \text{R}_{\text{LD}} = 50 \,\,\text{k}\Omega, \, \text{R}_{\text{F1}}, \, \text{R}_{\text{F2}} = 0 \,\,^{\circ}\Omega, \, \text{R}_{\text{Ref}} = 15\text{k}\Omega, \, \text{C}_{\text{HP}} = 68\text{nF}, \, \text{C}_{\text{LP}} = 0.47 \,\,^{\circ}\mu\text{F}, \, \text{R}_{\text{T}} = 120 \,\,^{\circ}\text{k}\Omega, \, \, \text{Current definition:} \, \text{current is positive if flowing into a pin. Active state includes active normal and active reverse states unless otherwise specified. Battery definition: \, \text{V}_{\text{Bat2}} = \text{On-hook battery}, \, \text{V}_{\text{Bat2}} = \text{Off-hook battery}.$ | Paramatan. | Ref | Open distance | B.4: | T | | 11-14 | |-------------------------------------------------------------------------------------|-----|----------------------------------------------------|------------------|---------------------|-----|-------------------------| | Parameter Two-wire port | fig | Conditions | Min | Тур | Max | Unit | | Overload level, V <sub>TRO</sub> | 2 | Active state | | | | | | Off-Hook, I <sub>LDC</sub> ≥ 10 mA | | 1% THD, Note 1 | 1.0 | | | $V_{Peak}$ | | On-Hook, I <sub>LDC</sub> ≤ 5 mA | | , | 1.0 | | | V <sub>Peak</sub> | | Metering I <sub>LDC</sub> ≥ 10 mA | | $Z_{LTTX} = 200 \Omega$ , f = 16 kHz | | 0.7 | | V <sub>Peak</sub> | | Input impedance, Z <sub>TR</sub> | | Note 2 | | Z <sub>T</sub> /200 | ) | roun | | Longitudinal impedance, Z <sub>LoT</sub> , Z <sub>LoR</sub> | | 0 < f < 100 Hz | | 20 | 35 | Ω/wire | | Longitudinal current limit, I <sub>LoT</sub> , I <sub>LoR</sub> | | active state | 12 | | | mA <sub>rms</sub> /wire | | Longitudinal to metallic balance, B <sub>LM</sub> | | IEEE standard 455-1985, ZTR | $X = 736 \Omega$ | | | | | | | 0.2 kHz < f < 1.0 kHz | 53 | 70 | | dB | | | | 1.0 kHz < f < 3.4 kHz | 53 | 70 | | dB | | Longitudinal to metallic balance, B <sub>LME</sub> | 3 | active state | | | | | | $B_{LME} = 20 \cdot Log \left \frac{E_{Lo}}{V} \right $ | | $0.2 \text{ kHz} \le \text{f} \le 1.0 \text{ kHz}$ | 53 | 70 | | dB | | $V_{TR}$ | | 1.0 kHz < f < 3.4 kHz | 53 | 70 | | dB | | Longitudinal to four-wire balance, B <sub>LFE</sub> | 3 | active state | | | | | | $B_{LFE} = 20 \bullet Log \left \frac{E_{Lo}}{V_{Tx}} \right $ | | $0.2 \text{ kHz} \le \text{f} \le 1.0 \text{ kHz}$ | 59 | 70 | | dB | | $\sqrt{V_{TX}}$ | | 1.0 kHz < f < 3.4 kHz | 59 | 70 | | dB | | Metallic to longitudinal balance, B <sub>MLE</sub> | 4 | active state | | | | | | $B_{MLE} = 20 \bullet Log \left \frac{V_{TR}}{V_{Lo}} \right \qquad ; E_{RX} = 0$ | | 0.2 kHz < f < 3.4 kHz | 40 | 58 | | dB | Figure 2. Overload level, $V_{\text{TRO}}$ , two-wire port $$\frac{1}{\text{wC}} << \text{R}_{\text{L}}, \text{R}_{\text{L}} = 600 \ \Omega$$ $$R_{T} = 120 \text{ k}\Omega, R_{RX} = 120 \text{ k}\Omega$$ Figure 3. Longitudinal to metallic ( $B_{\rm LME}$ ) and Longitudinal to four-wire ( $B_{\rm LFE}$ ) balance $$\frac{1}{\text{wC}}$$ << 150 $\Omega$ , $R_{LR} = R_{LT} = R_L/2 = 300\Omega$ $$R_T = 120 \text{ k}\Omega$$ , $R_{RX} = 120 \text{ k}\Omega$ | Parameter | Ref<br>fig | Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------------------|------------|--------------------------------------------------------------------|---------------------|---------------------------|------|------------| | Four-wire to longitudinal balance, B <sub>FLE</sub> | 4 | active state | | | | | | | | $B_{FLE} = 20 \cdot Log \left \frac{E_{RX}}{V_{Lo}} \right $ | | | | | | | | 0.2 kHz < f < 3.4 kHz | 40 | 58 | | dB | | Two-wire return loss, r | | $r = 20 \bullet \text{Log } \frac{ Z_{TR} + Z_L }{ Z_{TR} - Z_L }$ | | | | | | | | 0.2 kHz < f < 0.5 kHz | 25 | | | dB | | | | 0.5 kHz < f < 1.0 kHz | 27 | | | dB | | | | 1.0 kHz < f < 3.4 kHz, Note 3 | 23 | | | dB | | TIPX idle voltage, V <sub>Ti</sub> | | active normal, $I_L = 0$ | | - 1.3 | | V | | RINGX idle voltage, V <sub>Ri</sub> | | active normal, I <sub>L</sub> = 0 | | V <sub>Bat</sub> +3. | | V | | V <sub>TR</sub> | | active, I <sub>L</sub> = 0 | V <sub>Bat</sub> +5 | .5 V <sub>Bat</sub> + 4 | 4.5 | V | | Four-wire transmit port $(V_{TX})$ | | | | | | | | Overload level, V <sub>TXO</sub> | 5 | | | | | | | Off-hook, $I_L \ge 10 \text{mA}$ | | Load impedance > 20 k $\Omega$ , | 0.5 | | | $V_{Peak}$ | | On-hook, I <sub>L</sub> ≤5mA | | 1% THD, Note 4 | 0.5 | | | $V_{Peak}$ | | Output offset voltage, ΔV <sub>TX</sub> | | | -60 | | 60 | mV | | Output impedance, z <sub>TX</sub> | | 0.2 kHz < f < 3.4 kHz | | 5 | 20 | Ω | | Four-wire receive port (RSN) | | | | | | | | Receive summing node (RSN) dc voltage | | $I_{RSN} = 0 \text{ mA}$ | | GND ± | 25 | mV | | Receive summing node (RSN) impedance | ; | 0.2 kHz < f < 3.4 kHz | | 10 | 50 | Ω | | Receive summing node (RSN) | | 0.3 kHz < f < 3.4 kHz | | | | | | current (I <sub>RSN</sub> ) to metallic loop current (I <sub>L</sub> ) | | | | 400 | | ratio | | $gain,\alpha_{RSN}$ | | | | | | | | Frequency response | | | | | | | | Two-wire to four-wire, g <sub>2-4</sub> | 6 | relative to 0 dBm, 1.0 kHz. $E_{RX} = 0 \text{ V}$ | | | | | | | | 0.3 kHz < f < 3.4 kHz | -0.15 | | 0.15 | dB | | | | f = 8.0 kHz, 12 kHz, 16 kHz | -0.5 | 0 | 0.1 | dB | Figure 4. Metallic to longitudinal and four-wire to longitudinal balance $$\frac{1}{\omega C}$$ << 150 $\Omega$ , $R_{LT} = R_{LR} = R_{L} / 2 = 300 \Omega$ $$R_T = 120 \text{ k}\Omega, R_{RX} = 120 \text{ k}\Omega$$ Figure 5. Overload level, $V_{\rm TXO}$ , four-wire transmit port $$\frac{1}{\omega C}$$ << R<sub>L</sub>, R<sub>L</sub> = 600 $\Omega$ $$R_T = 120 \text{ k}\Omega, R_{RX} = 120 \text{ k}\Omega$$ | Parameter | Ref<br>fig | Conditions | Min | Тур | Max | Unit | |----------------------------------------------|------------|----------------------------------------------------------------------------------|-------------------------|---------------------------|-----------------------|------------------| | Four-wire to two-wire, g <sub>4-2</sub> | 6 | relative to 0 dBm, 1.0 kHz. $E_L = 0$ | / | | | | | - · · - | | 0.3 kHz < f < 3.4 kHz | -0.15 | | 0.15 | dB | | | | f = 8 kHz, 12 kHz, | -1.0 | -0.2 | 0 | dB | | | | 16 kHz | -1.0 | -0.3 | 0 | dB | | Four-wire to four-wire, g <sub>4-4</sub> | 6 | relative to 0 dBm, 1.0 kHz. $E_L = 0$ | / | | | | | | | 0.3 kHz < f < 3.4 kHz | -0.15 | | 0.15 | dB | | Insertion loss | | | | | | | | Two-wire to four-wire, G <sub>2-4</sub> | 6 | 0 dBm, 1.0 kHz, Note 5 | | | | | | | | $G_{2-4} = 20 \cdot \text{Log} \left \frac{V_{TX}}{V_{TR}} \right , E_{RX} = 0$ | -6.22 | -6.02 | -5.82 | dB | | Four-wire to two-wire, G <sub>4-2</sub> | 6 | 0 dBm, 1.0 kHz, Notes 5, 6 | | | | | | | | $G_{4-2} = 20 \cdot Log \left \frac{V_{TR}}{E_{RX}} \right , E_G = 0$ | -0.2 | | 0.2 | dB | | Gain tracking | | | | | | | | Two-wire to four-wire $R_{LDC} \le 2k\Omega$ | 6 | Ref10 dBm, 1.0 kHz, Note 7 | | | | | | | | -40 dBm to +3 dBm | -0.1 | | 0.1 | dB | | | | -55 dBm to -40 dBm | -0.2 | | 0.2 | dB | | Four-wire to two-wire $R_{LDC} \le 2k\Omega$ | 6 | Ref10 dBm, 1.0 kHz, Note 7 | | | | | | | | -40 dBm to +3 dBm | -0.1 | | 0.1 | dB | | | | -55 dBm to -40 dBm | -0.2 | | 0.2 | dB | | Noise | | | | | | | | Idle channel noise at two-wire | | C-message weighting | | 7 | 12 | dBrnC | | (TIPX-RINGX) | | Psophometrical weighting | | -83 | -78 | dBmp | | | | Note 8 | | | | | | Harmonic distortion | | | | | | | | Two-wire to four-wire | 6 | 0 dBm, 1.0 kHz test signal | | | -50 | dB | | Four-wire to two-wire | | 0.3 kHz < f < 3.4 kHz | | | -50 | dB | | Battery feed characteristics | | | | | | | | Constant loop current, I <sub>LConst</sub> | 13 | $I_{LProg} = \frac{500}{R_{LC}}$ | | | | | | | | | 0.95 I <sub>LProg</sub> | <b>I</b> <sub>LProg</sub> | 1.05 I <sub>LPt</sub> | <sub>og</sub> mA | Figure 6. Frequency response, insertion loss, gain tracking. $$\frac{1}{\omega C}~<< R_{_L},~R_{_L} = 600~\Omega$$ $$R_{T} = 120 \text{ k}\Omega, R_{RX} = 120 \text{ k}\Omega$$ ## PBL 386 15/1 | Programmable threshold, I <sub>DET</sub> I <sub>LTh</sub> > 10 mA Ground key detector Ground key detector threshold I <sub>LTIPX</sub> and I <sub>LRINGX</sub> current difference to trigger | grou | $I_{LTh} = \frac{500}{R_{LD}}$ and key det. | 0.9•I <sub>LTh</sub> | I <sub>LTh</sub> | 1.1•I <sub>LTh</sub> | mA | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------------------------------|----------------------|------------------|----------------------|----------| | I <sub>LTh</sub> > 10 mA Ground key detector Ground key detector threshold | grou | | 0.9•I <sub>LTh</sub> | I <sub>LTh</sub> | 1.1•I <sub>LTh</sub> | mA | | Ground key detector Ground key detector threshold | grou | | | | | | | Ground key detector threshold | grou | nd key det. | | | | | | | grou | nd key det. | | | | | | $\mathbf{I}_{\text{LTIPX}}$ and $\mathbf{I}_{\text{LRINGX}}$ current difference to trigger | grou | nd key det. | | | | | | | | | 11 | 15 | 19 | mA | | Ring trip comparator | | | | | | | | Offset voltage, $\Delta V_{DTDR}$ | | Source resistance, $R_S = 0 \Omega$ | -20 | 0 | 20 | mV | | Input bias current, I <sub>B</sub> | | $I_{B} = (I_{DT} + I_{DR})/2$ | -50 | -20 | | nA | | Input common mode range, V <sub>DT</sub> , V <sub>DR</sub> | | 5 5. 5. | V <sub>Bat</sub> +1 | | -1 | V | | Ring relay driver | | | | | | | | Saturation voltage, V <sub>OL</sub> | | I <sub>OL</sub> = 50 mA | | 0.2 | 0.5 | V | | Off state leakage current, I <sub>Lk</sub> | | V <sub>OH</sub> = 12 V | | | 100 | μΑ | | Digital inputs (C1, C2, C3) | | | | | | • | | Input low voltage, V <sub>II</sub> | | | 0 | | 0.5 | V | | Input high voltage, V <sub>IH</sub> | | | 2.5 | | V <sub>CC</sub> | V | | Input low current, I <sub>II</sub> | | V <sub>IL</sub> = 0.5 | | | 200 | μΑ | | Input high current, I <sub>IH</sub> | | V <sub>IH</sub> = 2.5 V | | | 200 | μΑ | | Detector output (DET) | | "" | | | | <u> </u> | | Output low voltage, V <sub>OI</sub> | | I <sub>OL</sub> = 1 mA | | 0.1 | 0.6 | V | | Internal pull-up resistor to V <sub>cc</sub> | | OL | | 10 | | kΩ | | Power dissipation ( $V_{Bat} = -48V$ , $V_{Bat2} = -22$ | V no | te 9) | | | | | | P <sub>1</sub> | v, 110 | Open circuit state | | 15 | 18 | mW | | P <sub>2</sub> @ VEE=-5V | | Active State $I_{Lo} = 0$ mA, $I_{L} = 0$ mA | | 37 | 44 | mW | | P <sub>3</sub> @ VEE=VB2 | | Active State $I_{Lo} = 0$ mA, $I_{L} = 0$ mA | | 40 | 47 | mW | | P <sub>4</sub> @ VEE = -5V | | Active $R_L = 300\Omega$ (off-hook) | | 415 | | mW | | P <sub>5</sub> @ VEE = -5V | | Active $R_L = 600\Omega$ (off-hook) | | 200 | | mW | | Power supply currents ( $V_{Bat} = -48V$ ) | | | | | | | | V <sub>cc</sub> current, I <sub>cc</sub> | | Open circuit state | | 1.3 | | mA | | V <sub>EE</sub> current, I <sub>EE</sub> | | Open circuit state | -0.2 | -0.1 | | mA | | V <sub>Bat</sub> current, I <sub>Bat</sub> | | Open circuit state | -0.2 | -0.1 | | mA | | V <sub>CC</sub> current, I <sub>CC</sub> | | Active State $I_{Lo}$ = 0 mA, $I_{L}$ = 0 mA | | 2.1 | 3.5 | mA | | $V_{EE}$ current, $I_{EE}$ | | Active State $I_{Lo}$ = 0 mA, $I_{L}$ = 0 mA | | 0.1 | 0.3 | mA | | $V_{\text{Bat}}$ current, $I_{\text{Bat}}$ , On-hook | | Active State $I_{Lo} = 0$ mA, $I_{L} = 0$ mA | -0.8 | -0.5 | | mA | | Power supply rejection ratios | | | | | | | | V <sub>cc</sub> to 2- or 4-wire port | | Active State, f = 1 kHz, V <sub>n</sub> = 100mV | 30 | 45 | | dB | | V <sub>EE</sub> to 2- or 4-wire port | | Active State, $f = 1 \text{ kHz}$ , $V_n = 100 \text{mV}$ | 28.5 | 55 | | dB | | V <sub>Bat</sub> to 2- or 4-wire port | | Active State, $f = 1 \text{ kHz}$ , $V_n = 100 \text{mV}$ | 45 | 60 | | dB | | V <sub>Bat2</sub> to 2- or 4-wire port | | Active State, $f = 1 \text{ kHz}$ , $V_n = 100 \text{mV}$ | 28.5 | 60 | | dB | | Temperature guard | | | | | | | | Junction threshold temperature, T <sub>JG</sub> | | | 140 | | | °C | | Thermal resistance | | | | | | | | 28-pin SSOP, $\theta_{\text{JP28SSOP}}$ | | | | 55 | | °C/W | #### **Notes** - 1. The overload level is automatically expanded to 2.5 $V_{Peak}$ when the signal level > 1.0 $V_{Peak}$ and is specified at the two-wire port with the signal source at the four-wire receive port. - The two-wire impedance is programmable by selection of external component values according to: - $Z_{TR} = Z_T/|G_{2-4S} \alpha_{RSN}|$ where: - $Z_{TR}$ = impedance between the TIPX and RINGX terminals - Z<sub>T</sub> = programming network between the VTX and RSN terminals - $G_{2-4S}$ = transmit gain, nominally = -0.5 - $\alpha_{RSN}$ = receive current gain, nominally = 400 (current defined as positive flowing into the receivesumming node, RSN, and when flowing from tip to ring). - Higher return loss values can be achieved by adding a reactive component to R<sub>T</sub>, the two-wire terminating impedance programming resistance, e.g. by dividing R<sub>T</sub> into two equal halves and connecting a capacitor from the common point to ground. - 4. The overload level is automatically expanded as needed up to 1.25 $V_{Peak}$ when the signal level >0.5 $V_{Peak}$ and is specified at the four-wire transmit port, VTX, with the signal source at the two-wire port. Note that the gain from the two-wire port to the four-wire transmit port is $G_{2.4S} = -0.5$ . - 5. Secondary protection resistors $R_F$ impact the insertion loss. The specified insertion loss is for $R_F = 0$ . - The specified insertion loss tolerance does not include errors caused by external components. - 7. The level is specified at the four-wire receive port and referenced to a 600 $\Omega$ programmed two-wire impedance level. - 8. The two-wire idle noise is specified with the four-wire receive port grounded ( $E_{RX}=0$ ; see figure 6). The four-wire idle noise at VTX is the two-wire value -6 dB and is specified with the two-wire port terminated in 600 $\Omega$ ( $R_L$ ). The noise specification is referenced to a 600 $\Omega$ programmed two-wire impedance level at VTX. The four-wire receive port is grounded ( $E_{RX}=0$ ). - 9. The $V_{Bat2}$ voltage is optimized for $R_L$ =600 $\Omega$ with a programmed linecurrent, $I_L$ =27 mA. This gives $V_{Bat2}$ =22 V at the terminal (e.g. calculated to 21.9V). ## **Pin Description** ## Refer to figure 7. | SSOP | Symbol | Description | |----------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | RRLY | Ring Relay driver output. | | 2 | TS | Tip Sense should be connected to TIPX. | | 3 | HP | High Pass connection for ac/dc separation capacitor C <sub>HP</sub> . Other end of C <sub>HP</sub> connects to RINGX (pin 26). | | 4 | RINGX | The TIPX and RINGX pins connect to the tip and ring leads of the two-wire interface via overvoltage protection components and ring relay (and optional test relay). | | 5 | BGND | Battery Ground, should be tied together with AGND. | | 6 | TIPX | The TIPX and RINGX pins connect to the tip and ring leads of the two-wire interface via overvoltage protection components and ring relay (and optional test relay). | | 7 | VBAT | On-hook battery voltage. Negative with respect to BGND. | | 8<br>9 | VBAT2<br>NC | Off-hook battery voltage, connected in series with a diode. No Connect. Must be left open. | | 10 | PSG | Programmable Saturation Guard. Must be connected to VBAT2. | | 11 | LP | Low <b>P</b> ass saturation guard filter capacitor connected here to filter out noise and improve PSRR. Other end of C <sub>IP</sub> connects to VBAT2. | | 12 | DT | Input to the ring trip comparator. With DR more positive than DT the detector output, DET, is at logic level low, indicating off-hook condition. The ring trip network connects to this input. | | 13 | DR | Input to the ring trip comparator. With DR more positive than DT the detector output, DET, is at logic level low, indicating off-hook condition. The ring trip network connects to this input. | | 14 | NC | No Connect. Must be left open. | | 15 | NC | No Connect. Must be left open. | | 16 | VEE | -5V power supply, if not -5 V available connect to VB2 or VBAT (VB2 lower power dissipation than VBAT). | | 17 | REF | A 15k $\Omega$ resistor must be connected between this pin and AGND. | | 18 | SPR | Silent Polarity Reversal. The polarity reversal time can be adjusted with a capasitor connected to AGND. | | 19 | PLC | <b>P</b> rog. Line <b>C</b> urrent, the constant current part of the DC feed characteristic is programmed by a resistor connected from this pin to AGND. | | 20 | PLD | <b>P</b> rogrammable <b>L</b> oop <b>D</b> etector threshold. The loop detection threshold is programmed by a resistor connected from this pin to AGND. | | 21 | VCC | +5 V power supply. | | 22<br>23<br>24 | C3<br>C2<br>C1 | C1, C2 and C3 are digital inputs <b>C</b> ontrolling the SLIC operating states. Refer to section Operating states for details. | | 25 | DET | <b>Det</b> ector output. Active low when indicating loop or ring trip detection, active high when indicating ground key detection, active low when indicating temperature alarm. | | 26 | RSN | Receive Summing Node. 400 times the current flowing into this pin equals the metallic (transversal) current flowing from TIPX to RINGX. Programming networks for two-wire impedance and receive gain connect to the receive summing node. | | 27 | AGND | Analog Ground, should be tied together with BGND. | | 28 | VTX | Transmit vf output. The ac voltage difference between TIPX and RINGX, the ac metallic voltage, is reproduced as an unbalanced GND referenced signal at VTX with a gain of -0.5. The two-wire impedance programming network connects between VTX and RSN. | Figure 7. Pin configuration 28 pin SSOP package, top view. ## **SLIC Operating States** | State | C3 | C2 | C1 | SLIC operating state | Active detector | |-------|----|----|----|----------------------|----------------------------------------| | 0 | 0 | 0 | 0 | Open circuit | Detector is set high | | 1 | 0 | 0 | 1 | Ringing state | Ring trip detector (active low) | | 2 | 0 | 1 | 0 | Active state | Loop detector (active low) | | 3 | 0 | 1 | 1 | Active state | Line Voltage measurament (pulse train) | | 4 | 1 | 0 | 0 | Active state | Temperature guard (active low) | | 5 | 1 | 0 | 1 | Active state | Ground key detector (active high) | | 6 | 1 | 1 | 0 | Active reverse | Loop detector (active low) | | 7 | 1 | 1 | 1 | Active reverse | Ground key detector (active high) | Table 1. SLIC operating states. Figure 9. Simplified AC transmission circuit. ## **Functional Description and Applications Information Transmission** #### General A simplified AC model of the transmission circuits is shown in figure 9. Circuit analysis $$V_{TR} = \frac{V_{TX}}{G_{2-4S}} - I_L \cdot 2R_F$$ (1) $$\frac{V_{TX}}{Z_T} + \frac{V_{RX}}{Z_{RX}} = \frac{I_L}{\alpha_{RSN}}$$ (2) $$V_{TR} = I_L \cdot Z_L - E_L \tag{3}$$ #### where: is a ground referenced version $V_{TX}$ of the ac metallic voltage between the TIPX and RINGX terminals. $V_{TR}$ is the ac metallic voltage between tip and ring. $\mathsf{E}_\mathsf{L}$ is the line open circuit ac metallic is the ac metallic current. is a fuse resistor. is the SLIC two-wire to fourwire gain (transmit direction) with a nominal value of -0.5. (phase shift 180°.) is the line impedance. $Z_{L}$ $Z_{T}$ determines the SLIC TIPX to RINGX impedance for signal in the 0 - 20kHz frequency range. controls four- to two-wire gain. $Z_{RX}$ is the analogue ground referenced receive signal. is the receive summing node current to metallic loop current gain. The nominal value of $\alpha_{RSN} = 400$ Internal resistor appprox. 180 k $\Omega$ #### **Two-Wire Impedance** To calculate $Z_{TR}$ , the impedance presented to the two-wire line by the SLIC including the fuse resistor $R_{E}$ , let $V_{RX} = 0$ . $$Z_{TR} = \left| \frac{Z_T}{\alpha_{RSN} \cdot G_{2-4S}} - 2R_F \right|$$ Thus with $Z_{TR}$ , $G_{2-4S}$ , $\alpha_{RSN}$ , and $R_F$ known: $Z_T = \alpha_{RSN} \cdot G_{2-4S} \cdot (2R_F - |Z_{TR}|)$ #### Two-Wire to Four-Wire Gain From (1) and (2) with $V_{RX} = 0$ : $$G_{2\text{-}4} = \frac{V_{TX}}{V_{TR}} = \frac{Z_{T}/\alpha_{RSN}}{\frac{Z_{T}}{\alpha_{RSN} \cdot G_{2\text{-}4S}} - 2R_{F}}$$ #### Four-Wire to Two-Wire Gain From (1), (2) and (3) with $E_{L} = 0$ : $$G_{4-2} = \frac{V_{TR}}{V_{RX}} = \frac{Z_{T}}{Z_{RX}} \cdot \frac{Z_{L}}{\frac{Z_{T}}{\alpha_{RSN}} - G_{2-4S} \cdot (Z_{L} + 2R_{F})}$$ In applications where $2R_{\scriptscriptstyle F}$ - $Z_{\scriptscriptstyle T}/(\alpha_{\scriptscriptstyle RSN}{\scriptstyle \bullet}\,G_{\scriptscriptstyle 2\text{-}4S})$ is chosen to be equal to $Z_L$ , the expression for $G_{4-2}$ simplifies to: $$G_{4-2} = -\frac{Z_T}{Z_{RX}} \cdot \frac{1}{2 \cdot G_{2-4S}}$$ ## Four-Wire to Four-Wire Gain From (1), (2) and (3) with $E_{L} = 0$ : $$G_{4-4} = \frac{V_{TX}}{V_{RX}} = \frac{Z_{T}}{Z_{RX}} \cdot \frac{G_{2-4S} \cdot (Z_{L} + 2R_{F})}{Z_{T}} - G_{2-4S} \cdot (Z_{L} + 2R_{F})$$ #### **Hybrid Function** The hybrid function can easily be implemented utilizing the uncommitted amplifier in conventional CODEC/filter combinations. Please, refer to figure 10. Via impedance $Z_{\rm B}$ a current proportional to $V_{\rm RX}$ is injected into the summing node of the combination CODEC/filter amplifier. As can be seen from the expression for the four-wire to four-wire gain a voltage proportional to $V_{\rm RX}$ is returned to $V_{\rm TX}$ . This voltage is converted by $R_{\rm TX}$ to a current flowing into the same summing node. These currents can be made to cancel by letting: $$\frac{V_{TX}}{R_{TX}} + \frac{V_{RX}}{Z_{R}} = 0 \ (E_{L} = 0)$$ The four-wire to four-wire gain, $G_{4-4}$ , includes the required phase shift and thus the balance network $Z_{\rm B}$ can be calculated from: $$Z_{B} = -R_{TX} \cdot \frac{V_{RX}}{V_{TX}} =$$ $$-R_{TX} \cdot \frac{Z_{RX}}{Z_{T}} \cdot \frac{\frac{Z_{T}}{\alpha_{RSN}} - G_{2\cdot 4S} \cdot (Z_{L} + 2R_{F})}{G_{2\cdot 4S} \cdot (Z_{L} + 2R_{F})}$$ When choosing $R_{TX}$ , make sure the output load of the VTX terminal is $(R_{TX}//R_T)$ in figure 15) > 20 k $\Omega$ . If calculation of the $Z_{\rm B}$ formula above yields a balance network containing an inductor, an alternate method is recommended. The PBL 386 15/1 SLIC may also be used together with programmable CODEC/filters. The programmable CODEC/filter allows for system controller adjustment of hybrid balance to accommodate different line impedances without change of hardware. In addition, the transmit and receive gain may be adjusted. Please, refer to the programmable CODEC/filter data sheets for design information. #### **Longitudinal Impedance** A feed back loop counteracts longitudinal voltages at the two-wire port by injecting longitudinal currents in opposing phase. Thus longitudinal disturbances will appear as longitudinal currents and the TIPX and RINGX terminals will experience very small longitudinal voltage excursions, leaving metallic voltages well within the SLIC common mode range. The SLIC longitudinal impedance per wire, $Z_{\text{LoT}}$ and $Z_{\text{LoR}}$ , appears as typically 20 $\Omega$ to longitudinal disturbances. It should be noted that longitudinal currents may exceed the dc loop current without disturbing the vf transmission. ## Capacitors $C_{TC}$ and $C_{RC}$ If RFI filtering is needed, the capacitors designated $C_{TC}$ and $C_{RC}$ in figure 13, connected between TIPX and ground as well as between RINGX and ground, may be mounted. $C_{\text{TC}}$ and $C_{\text{RC}}$ work as RFI filters in conjunction with suitable series impedances (i.e. resistances, inductances). Resistors R<sub>F1</sub> and R<sub>F2</sub> may be sufficient, but series inductances can be added to form a second order filter. Current-compensated inductors are suitable since they suppress common-mode signals with minimum influence on return loss. Recommended values for $C_{TC}$ and $C_{RC}$ are below 1 nF. Lower values impose smaller degradation on return loss and longitudinal balance, but also attenuate radio frequencies to a smaller extent. The influence on the impedance loop must also be taken into consideration when programming the CODEC. $C_{TC}$ and C<sub>RC</sub> contribute to a metallic impedance of $1/(\pi \cdot f \cdot C_{TC}) = 1/(\pi \cdot f \cdot C_{RC})$ , a TIPX to ground impedance of $1/(2 \cdot \pi \cdot f \cdot C_{TC})$ and a RINGX to ground impedance of $1/(2 \cdot \pi \cdot f \cdot C_{RC})$ . ## AC - DC Separation Capacitor, $C_{HP}$ The high pass filter capacitor connected between terminals HP and RINGX p r o vides the separation of the ac and dc signals. $C_{\rm HP}$ positions the low end frequency response break point of the ac loop in the SLIC. Refer to table 1 for recommended value of $C_{\rm HP}$ . Example: A $C_{HP}$ value of 68 nF will position the low end frequency response 3dB break point of the ac loop at 13 Hz ( $f_{3dB}$ ) according to $f_{3dB} = 1/(2 \cdot \pi \cdot R_{HP} \cdot C_{HP})$ where $R_{HP} = 180 \text{ k}\Omega$ . Figure 10. Hybrid function. ### **High-Pass Transmit Filter** When CODEC/filter with a single 5 V power supply is used, it is necessary to separate the different signal reference voltages between the SLIC and the CODEC/filter. In the transmit direction this can be done by connecting a capacitor between the VTX output of the SLIC and the CODEC/filter input. This capacitor will also form, together with $R_{TX}$ and/or the input impedance of the CODEC/filter, a high-pass RC filter. It is recommended to position the 3 dB break point of this filter between 30 and 80 Hz to get a fast enough response for the dc steps that may occur with DTMF signaling. #### Capacitor C<sub>LP</sub> The capacitor $C_{LP}$ , which connects between the terminals LP and VBAT2, positions the high end frequency break point of the low pass filter in the dc loop in the SLIC. $C_{LP}$ together with $C_{HP}$ and $Z_{T}$ (see section Two-Wire Impedance) forms the total two wire output impedance of the SLIC. | R <sub>FEED</sub> | C <sub>LP</sub> | C <sub>HP</sub> | |-------------------|-----------------|-----------------| | [Ω] | [nF] | [nF] | | 2.25 | 470 | 68 | Table 1. $C_{IP}$ and $C_{HP}$ values. ## Adaptive Overhead Voltage, AOV The Adaptive Overhead Voltage feature minimizes the power dissipation and at the same time provides a flexible solution for different system requirements and possible future changes concerning voice, metering and other signal levels. This is done by using an overhead voltage which automatically adapts to the signal level (voice + metering). The PBL38615/1 will behave as a SLIC with fixed overhead for signals in the 0-20kHz range and with an amplitude less than 1V<sub>peak</sub>. For signal amplitudes between 1V<sub>Peak</sub> and 2.5V<sub>Peak</sub> the adaptive overhead function will expand the overhead voltage making it possible for the signal to propagate through the SLIC without distortion (This is the total sum of voice and metering signal). The expansion of the overhead occurs instantaneously. When the signal amplitude decreases, the overhead returns to its initial value with a time constant of approximately one second (see figure 11). Figure 11. The AOV funktion when the AOV-pin is left open. (Observe, burst undersampled). During operation the influence of the adaptive overhead function will not effect the SLIC performance in the constant current region of operation (see figure 11). If, however, the SLIC is in the off-hook, constant voltage region of operation then the influence of the adaptive headroom will be apparent as a slight decrease in line voltage (and hence line current) as the SLIC adjusts to accommodate the larger (voice + metering) signal. #### Line Feed If $V_{\rm TR}$ < | VBAT2 | -5.7 approx (See formula C in figure 17). the PBL 386 15/1 SLIC will emulate constant current feed. (references A-C in figure 17). The constant current region is adjustable between 18 mA and 30 mA. If V<sub>TR</sub> > | VBAT2 | -5.7 approx (See formula C in figure 17). the PBL 38615/1 SLIC will emulate a constant voltage feed with 2 x 25 $\Omega$ source impedance (references C-E in figure 17). This section is made as steep as possible to switch battery faster. If the loop current is less than 5.5mA then the SLIC will automatically switch to supply the DC feed via Vbat rather than Vbat2 (references E in figure 17). This will not give any disturbances on the line. The open loop voltage, V<sub>TRMAX</sub>, measured between the TIPX and RINGX terminals tracks the battery voltage VBAT(references J in figure 17). According to the formula: $$V_{TRMAX} = |VBAT| -4.6$$ When the line current is approaching open loop conditions (references G in figure 17) the overhead voltage is reduced. The line voltage is kept nearly constant with a steep slope corresponding to 2x25 $\Omega$ (references H in figure 17), to ensure maximum open loop voltage, even with a leaking telephone line. #### **Constant Current Region** The constant current (reference A-C in figure 17) is adjusted by connecting a resistor, $R_{LC}$ , between terminal PLC and ground according to the equation: $$R_{LC} = \frac{500}{I_{LProg}} - \frac{10.4 \cdot In (I_{LProg} \cdot 32)}{I_{LProg}}$$ Can simplifies to: $$R_{LC} = \frac{500}{I_{LProg}}$$ ### **Battery Switch** To reduce short loop power dissipation, a second battery voltage, Off-hook, must be connected to the device via an external diode at terminal VBAT2. The SLIC automatically switches between the two battery supply voltages without need for external control. The silent battery switching to VBAT occurs when the line current is below 5.5 mA. This means that the current in the Onhook battery is limited to 6 mA. To calculate the switching voltage use this formula (See formula C in figure 17): $$V_{TR} = |VB2| - 4.4 - 50 \cdot I_{LProg}$$ If metering is used see section Metering Applications down below. Connect the terminal VBAT2 to the second power supply via the diode $D_{B2}$ in figure 15. A diode $D_{BB}$ connected between VB and the VB2 power supply, see figure 15, will make sure that the SLIC continues to work on the second battery even if the first battery voltage disappears. The current commute between the different batteries as shown in figure 12, note that some current is sourced from VB (typ. 0.5 mA, internal bias current) when the line current is sourced from VB2. The next chart (figure 13) is showing what power dissipation the SLIC is using with different batteries and variation of the line. ### **Metering Applications, TTX** It is very easy to use PBL 386 15/1 in metering applications; simply connect a suitable resistor (R $_{TTX}$ ) in series with a capacitor (C $_{TTX}$ ) between pin RSN and the metering source. Capacitor C $_{TTX}$ decouples all DC-voltages that may be superimposed on the metering signal. The metering signal gain can be calculated from the equation: $$G_{4-2TTX} = \frac{V_{TR}}{V_{TTX}} =$$ $$\frac{Z_{T}}{R_{TTX}} \cdot \frac{Z_{LTTX}}{\frac{Z_{T}}{Q_{DCN}} + G_{2-4S} \cdot (Z_{LTTX} + 2R_{F})}$$ Figure 12. Chart describing current in Vbat and Vbat2. Figure 13. Chart describing Power dissipation with different Vbat2. where: $V_{\text{TTX}}\;$ is the wanted metering voltage between the TIP and RING terminals $Z_{\text{LTTX}}$ is the line impedance seen by the 12 or 16 kHz metering signal, $G_{2-4S}$ is the transmit gain through the SLIC, i e 0.5. It is possible to mix voice voltage and metering voltage up to 2.5 Vpeak (1.7 Vrms), using AOV. Use following formula to calculate the switching voltage of the Battery Switch to get enough signal space. $V_{TR} = |VB2| -3.4 - V_{voice} - V_{TTX} - 50 \cdot I_{LProg}$ V<sub>voice</sub> is the voice voltage, normaly 1 V<sub>peak</sub> V<sub>TTX</sub> is the the metering voltage in peak. ## Silent Polarity Reversal The reversal time is set by a capacitor, $C_{\text{sprv}}$ , between the pin SPR and AGND. The reversal has a setup time and reversal time see figure 14. The setup time is different in Active- to Reversal-state and Reversal- to Active state but the silent polarity reversal time is the same Active- to Reversal-state and Reversal- to Active state. To calculate the silent polarity reversal time use following formula: $$t_r = C_{SPR} \cdot 9500$$ Active- to Reversal-state and Reversalto Active state and the setup time use following formulas. $$\begin{array}{l} \text{Active} \rightarrow \text{Reversal:} \\ t_{\text{Act} \rightarrow \text{Rev}} = C_{\text{SPR}} \cdot 17500 \end{array}$$ Reversal $\rightarrow$ Active: $t_{Rev \rightarrow Act} = C_{SPR} \cdot 15500$ The time is measured between 10% and 90% of the line voltage. The reversal time is independent of line load and line current. #### **Analog Temperature Guard** The widely varying environmental conditions in which SLICs operate may lead to the chip temperature limitations being exceeded. The PBL 386 15/1 SLIC reduces the dc line current and the longitudinal current limit when the chip temperature reaches approximately 145°C and increases it again automatically when the temperature drops. The detector output, DET, is forced to a logic low level when the temperature guard is active. The Active state temperature guard is exclusively viewed at detector output see section Active Temperature guard. #### **Loop Monitoring Functions** The loop current, ground key and ring trip detectors report their status through a common output, DET. The status of the detector pin, DET, is selected via the three bit control interface C1, C2 and C3. Please refer to section Control Inputs for a description of the control interface. Figure 14. Silent Polarity Reversal #### **Loop Current Detector** The loop current detector indicates that the telephone is off hook and that DC current is flowing in the loop by putting the output pin DET, to a logic low level when selected. The loop current detector threshold value, $I_{\rm LTh}$ , where the loop current detector changes state, is programmable with the $R_{\rm LD}$ resistor. $R_{\rm LD}$ connects between pin PLD and ground and is calculated according to: $$R_{LD} = \frac{500}{I_{LTh}}$$ #### **Ground Key Detector** The ground key detector indicates when the ground key is pressed (active) by putting the output pin DET to a logic high level when selected. The ground key detector circuit senses the difference between TIPX and RINGX currents. The detector is triggered when the difference exceeds the current threshold. #### **Ring Trip Detector** Ring trip detection is accomplished by connecting an external network to a comparator in the SLIC with inputs DT and DR. The ringing source can be balanced or unbalanced e g superimposed on the battery voltage or ground. The unbalanced ringing source may be applied to either the ring lead or the tip lead with return via the other wire. A ring relay driven by the SLIC ring relay driver connects the ringing source to tip and ring. The ring trip function is based on a polarity change at the comparator input when the line goes off-hook. In the on-hook state no dc current flows through the loop and the voltage at comparator input DT is more positive than the voltage at input DR. When the line goes off-hook, while the ring relay is energized, dc current flows and the comparator input voltage reverses polarity. Figure 15 gives an example of a ring trip detection network. This network is applicable, when the ring voltage superimposed on the battery voltage is injected on the ring lead of the two-wire port. The dc voltage across sense resistor $R_{RT}$ is monitored by the ring trip comparator input DT and DR via the filter network $R_1$ , $R_2$ , $R_3$ , $R_4$ , $C_1$ and $C_2$ . DT is more positive than DR, with the line on-hook (no dc current). The DET output will report logic level high, i.e. the detector is not tripped. When the line goes off-hook, while ringing, a dc current will flow Figure 15. Single-channel subscriber line interface with PBL 386 15/1 and combination CODEC/filter through the loop including sense resistor $R_{\rm RT}$ and will cause the input DT to become more negative than input DR. This changes the output on the DET pin to logic level low, i.e. tripped detector condition. The system controller (or line card processor) responds by de-energizing the ring relay via the SLIC, i.e. ring trip. Complete filtering of the 20 Hz ac component at terminals DT and DR is not necessary. A toggling DET output can be examined by a software routine to determine the duty cycle. Off-hook condition is indicated when the DET output is at logic level low for more than half the time. ## **Detector Output (DET)** The PBL 386 15/1 SLIC incorporates a detector output driver designed as open collector (npn) with a current sinking capability of min 3 mA, and a 10 k $\Omega$ pull-up resistor. The emitter of the drive transistor is connected to AGND. A LED can be connected in series with a resistor ( $\approx\!1$ k $\Omega$ ) at the DET output to visualize, for example loop status. ## Relay driver The PBL 386 15/1 SLIC incorporates a ring relay driver designed as open collector (npn) with a current sinking capability of 50 mA. The emitter of the drive transistor is connected to BGND. The relay driver has an internal zener diode clamp to protect the SLIC from inductive kick-back voltages. No external clamp is needed. ## **Control Inputs** The PBL 386 15/1 SLIC has three digital control inputs, C1, C2 and C3. A decoder in the SLIC interprets the control input condition and sets up the commanded operating state. C1 to C3 are internal pull-up inputs. #### **Open Circuit State** In the Open Circuit State the TIPX and RINGX line drive amplifiers as well as other circuit blocks are powered down. This causes the SLIC to present a high impedance to the line. Power dissipation is at a minimum and no detectors are active. ## **Ringing State** In the ringing state the SLIC will behave as in the active state with the exception that the ring relay driver and the ring trip detector are activated. The ring trip detector will indicate off hook with a logic low level at the detector output. #### **Active State** TIPX is the terminal closest to ground and sources loop current while RINGX is the more negative terminal and sinks loop current. The loop current or the ground key detector is activated. The loop current detector indicates off hook with a logic low level and the ground key detector indicates active ground key with a logic high level present at the detector output. Figure 16. Line voltage measurment ## **Active Polarity Reversal State** TIPX and RINGX polarity is reversed compared to the Active State: RINGX is the terminal closest to ground and sources loop current while TIPX is the more negative terminal and sinks current. The loop current or the ground key detector is activated. The loop current detector will indicate off hook with a logic low level and the ground key detector will indicate active ground key with a logic high level present at the detector output. ## **Active Temperature guard state** The temperature guard indicates if an error has occurred and the temperature guard is activated. The output pin DET is forced to a logic low level when activated. #### Line Voltage measurement The line voltage is presented on the detector output as a pulse train (see figure 16) with a frequency inversely proportional to the voltage according to the equation: freq = $$\frac{10^6}{|V_{TD}| + 1}$$ [Hz] The line voltage measurement will be started when entering this state from any other state and the SLIC will be as in active state except for the detector. The data can be used in variety of ways, for example to set transmission parameters in a programmable CODEC, in line testing where short circuits on the line can be detected and to control the metering signal amplitude. Figure 17. Battery feed characteristics (without the protection resistors on the line). $R_{\text{Feed}} = 2 \times 25 \Omega$ $V_{TRMAX} = |V_{Bat}| - 4.6 @ I_{L} = 0 mA$ H: J: ## **Overvoltage Protection** PBL 386 15/1 must be protected against overvoltages on the telephone line. The overvoltages could be caused for instance by lightning, ac power contact and induction. Refer to Maximum Ratings, TIPX and RINGX terminals, for maximum continuous and transient voltages. #### **Secondary Protection** The circuit shown in figure 15 utilizes series resistors together with a programmable overvoltage protector (e g Power Innovations TISP PBL2), serving as a secondary protection. The TISP PBL2 is a dual forward-conducting buffered p-gate overvoltage protector. The protector gate references the protection (clamping) voltage to negative supply voltage (i.e. the battery voltage, V<sub>B</sub>). As the protection voltage will track the negative supply voltage the overvoltage stress on the SLIC is minimized. Positive overvoltages are clamped to ground by a diode. Negative overvoltages are initially clamped close to the SLIC negative supply rail voltage and the protector will crowbar into a low voltage on-state condition, by firing an internal thyristor. A gate decoupling capacitor, $C_{\rm GG}$ , is needed to carry enough charge to supply a high enough current to quickly turn on the thyristor in the protector. $C_{\rm GG}$ should be placed close to the overvoltage protection device. Without the capacitor even the low inductance in the track to the $V_{\rm B}$ supply will limit the current and delay the activation of the thyristor clamp. The fuse resistors $R_{\text{F}}$ serve the dual purposes of being non- destructive energy dissipators, when transients are clamped and of being fuses, when the line is exposed to a power cross. If a PTC is chosen for $R_{\text{F}}$ , note that it is important to always use the PTC's in series with resistors not sensitive to temperature, as the PTC will act as a capacitance for fast transients and therefore will not protect the TISP. ### **Power-up Sequence** No special power-up sequence is necessary except that ground has to be present before all other power supply voltages. The digital inputs C1 to C3 are internal pull-up terminals. ### **Printed Circuit Board Layout** Care in Printed Circuit Board (PCB) layout is essential for proper function; The components connecting to the RSN input should be placed in close proximity to that pin, such that no interference is injected into the RSN pin. Ground plane surrounding the RSN pin is advisable. Analog ground (AGND) should be connected to battery ground (BGND) on the PCB in one point. $\rm R_{LC}$ and $\rm R_{REF}$ should be connected to AGND with short leads. Pin LP and pin PSG are sensitive to leakage currents. $R_{\text{SG}}$ and $C_{\text{LP}}$ connections to VBAT2 should be short and very close to each other. $C_{\text{B}}$ and $C_{\text{B2}}$ must be connected with short wide leads. Information given in this data sheet is believed to be accurate and reliable. However no responsibility is assumed for the consequences of its use nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Ericsson Microelectronics AB. These products are sold only according to Ericsson Microelectronics general conditions of sale, unless otherwise confirmed in writing. Specifications subject to change without notice. 1522-PBL 386 15/1 Uen Rev. R1A © Ericsson Microelectronics AB, 2000 This product is an original Ericsson product protected by US, European and other patents. Ericsson Microelectronics SE-164 81 Kista-Stockholm, Sweden Telephone: +46 8 757 50 00 ## Ordering Information Package Temp. Range Part No. 28pin SSOP Tape & Reel -40° - + 85 °C PBL 386 15/1 SHT