12-bit to 24-bit Multiplexed D-type Latches with 3-state Outputs # **HITACHI** ADE-205-135B (Z) 3rd. Edition December 1999 #### **Description** The HD74ALVCH16260 is a 12-bit to 24-bit multiplexed D-type latch used in applications where two separate data paths must be multiplexed onto, or demultiplexed from, a single data path. Typical applications include multiplexing and / or demultiplexing of address and data information in microprocessor or bus interface applications. This device is also useful in memory interleaving applications. Three 12-bit I / O ports (A1-A12, 1B1-1B12, and 2B1-2B12) are available for address and / or data transfer. The output enable ( $\overline{OE1B}$ , $\overline{OE2B}$ , and $\overline{OEA}$ ) inputs control the bus transceiver functions. The $\overline{OE1B}$ and $\overline{OE2B}$ control signals also allow bank control in the A-to-B direction. Address and / or data information can be stored using the internal storage latches. The latch enable (LE1B, LE2B, LEA1B, and LEA2B) inputs are used to control data storage. When the latch enable input is high, the latch is transparent. When the latch enable input goes low, the data present at the inputs is latched and remains latched until the latch enable input is returned high. Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic level. #### **Features** - $V_{CC} = 2.3 \text{ V to } 3.6 \text{ V}$ - Typical $V_{OL}$ ground bounce < 0.8 V (@ $V_{CC}$ = 3.3 V, Ta = 25°C) - Typical $V_{OH}$ undershoot > 2.0 V (@ $V_{CC}$ = 3.3 V, Ta = 25°C) - High output current $\pm 24$ mA (@V<sub>CC</sub> = 3.0 V) - Bus hold on data inputs eliminates the need for external pullup / pulldown resistors #### **Function Table** | Inputs | | | | | | Output A | |--------|----|-----|------|------|-----|-------------------| | 1B | 2B | SEL | LE1B | LE2B | OEA | | | Н | Χ | Н | Н | Х | L | Н | | L | Χ | Н | Н | Χ | L | L | | X | Χ | Н | L | Χ | L | A <sub>0</sub> *1 | | X | Н | L | Χ | Н | L | Н | | X | L | L | Χ | Н | L | L | | X | Χ | L | Χ | L | L | A <sub>0</sub> *1 | | X | Х | Х | Х | Х | Н | Z | B-to-A ( $\overline{OEB} = H$ ) | Inputs | | | | | Outputs | | |--------|-------|-------|------|------|--------------------|--------------------| | A | LEA1B | LEA2B | OE1B | OE2B | 1B | 2B | | Н | Н | Н | L | L | Н | Н | | L | Н | Н | L | L | L | L | | Н | Н | L | L | L | Н | 2B <sub>0</sub> *1 | | L | Н | L | L | L | L | 2B <sub>0</sub> *1 | | Н | L | Н | L | L | 1B <sub>0</sub> *1 | Н | | L | L | Н | L | L | 1B <sub>0</sub> *1 | L | | X | L | L | L | L | 1B <sub>0</sub> *1 | 2B <sub>0</sub> *1 | | X | X | Х | Н | Н | Z | Z | | X | X | Х | L | Н | Active | Z | | X | X | Х | Н | L | Z | Active | | X | Χ | Х | L | L | Active | Active | A-to-B $(\overline{OEA} = H)$ H : High level L : Low level X : Immaterial Z: High impedance Note: 1. Output level before the indicated steady state input conditions were established. #### **Pin Arrangement** #### **Absolute Maximum Ratings** | Item | Symbol | Ratings | Unit | Conditions | | |----------------------------------------------------------|-------------------------------------|-------------------------|------|----------------------------------------|--| | Supply voltage | $V_{cc}$ | -0.5 to 4.6 | V | _ | | | Input voltage *1, 2 | V <sub>I</sub> | -0.5 to 4.6 | V | Except I/O ports | | | | | $-0.5$ to $V_{cc}$ +0.5 | | I/O ports | | | Output voltage *1, 2 | Vo | $-0.5$ to $V_{cc}$ +0.5 | V | | | | Input clamp current | I <sub>IK</sub> | <b>–</b> 50 | mA | V <sub>1</sub> < 0 | | | Output clamp current | I <sub>ok</sub> | ±50 | mA | $V_{o} < 0 \text{ or } V_{o} > V_{cc}$ | | | Continuous output current | Io | ±50 | mA | $V_{\rm o}$ = 0 to $V_{\rm cc}$ | | | V <sub>cc</sub> , GND current / pin | I <sub>CC</sub> or I <sub>GND</sub> | ±100 | mA | | | | Maximum power dissipation at Ta = 55°C (in still air) *3 | P <sub>T</sub> | 1 | W | TSSOP | | | Storage temperature | Tstg | -65 to 150 | °C | | | Notes: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. - 1. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed. - 2. This value is limited to 4.6 V maximum. - 3. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. #### **Recommended Operating Conditions** | Item | Symbol | Min | Max | Unit | Conditions | |------------------------------------|-----------------|-----|-----------------|--------|--------------------------| | Supply voltage | V <sub>CC</sub> | 2.3 | 3.6 | V | | | Input voltage | V <sub>I</sub> | 0 | V <sub>cc</sub> | V | | | Output voltage | V <sub>o</sub> | 0 | $V_{cc}$ | V | | | High level output current | I <sub>OH</sub> | _ | -12 | mA | V <sub>CC</sub> = 2.3 V | | | | _ | -12 | | $V_{CC} = 2.7 \text{ V}$ | | | | _ | -24 | | $V_{CC} = 3.0 \text{ V}$ | | Low level output current | I <sub>OL</sub> | _ | 12 | mA | V <sub>CC</sub> = 2.3 V | | | | _ | 12 | | $V_{CC} = 2.7 \text{ V}$ | | | | _ | 24 | | $V_{CC} = 3.0 \text{ V}$ | | Input transition rise or fall rate | Δt / Δν | 0 | 10 | ns / V | | | Operating temperature | Та | -40 | 85 | °C | | Note: Unused control inputs must be held high or low to prevent them from floating. ## Logic Diagram #### **Electrical Characteristics** ( $Ta = -40 \text{ to } 85^{\circ}\text{C}$ ) | Item | Symbo | I V <sub>cc</sub> (V) *1 | Min | Max | Unit | Test Conditions | |---------------------------------------------|------------------------|--------------------------|------------------------|------|-------------|-----------------------------------------------------------------------------| | Input voltage | $V_{\text{IH}}$ | 2.3 to 2.7 | 1.7 | _ | V | | | | | 2.7 to 3.6 | 2.0 | _ | | | | | $V_{IL}$ | 2.3 to 2.7 | _ | 0.7 | | | | | | 2.7 to 3.6 | _ | 0.8 | <del></del> | | | Output voltage | $V_{OH}$ | Min to Max | x V <sub>cc</sub> -0.2 | _ | V | $I_{OH} = -100 \mu A$ | | | | 2.3 | 2.0 | _ | | $I_{OH} = -6 \text{ mA}, V_{IH} = 1.7 \text{ V}$ | | | | 2.3 | 1.7 | _ | | $I_{OH} = -12 \text{ mA}, V_{IH} = 1.7 \text{ V}$ | | | | 2.7 | 2.2 | _ | | $I_{OH} = -12 \text{ mA}, V_{IH} = 2.0 \text{ V}$ | | | | 3.0 | 2.4 | _ | | $I_{OH} = -12 \text{ mA}, V_{IH} = 2.0 \text{ V}$ | | | | 3.0 | 2.0 | _ | | $I_{OH} = -24 \text{ mA}, V_{IH} = 2.0 \text{ V}$ | | | $V_{OL}$ | Min to Max | х — | 0.2 | | I <sub>OL</sub> = 100 μA | | | | 2.3 | _ | 0.4 | | $I_{OL} = 6 \text{ mA}, V_{IL} = 0.7 \text{ V}$ | | | | 2.3 | _ | 0.7 | | $I_{OL} = 12 \text{ mA}, V_{IL} = 0.7 \text{ V}$ | | | | 2.7 | _ | 0.4 | | $I_{OL} = 12 \text{ mA}, V_{IL} = 0.8 \text{ V}$ | | | | 3.0 | _ | 0.55 | | $I_{OL} = 24 \text{ mA}, V_{IL} = 0.8 \text{ V}$ | | Input current | I <sub>IN</sub> | 3.6 | _ | ±5 | μΑ | $V_{IN} = V_{CC}$ or GND | | | I <sub>IN (hold)</sub> | 2.3 | 45 | _ | | $V_{IN} = 0.7 \text{ V}$ | | | | 2.3 | -45 | _ | | $V_{IN} = 1.7 V$ | | | | 3.0 | 75 | _ | | V <sub>IN</sub> = 0.8 V | | | | 3.0 | <b>-</b> 75 | _ | | V <sub>IN</sub> = 2.0 V | | | | 3.6 | _ | ±500 | | $V_{IN} = 0 \text{ to } 3.6 \text{ V}$ | | Off state output current *2 I <sub>oz</sub> | | 3.6 | _ | ±10 | μΑ | $V_{OUT} = V_{CC}$ or GND | | Quiescent supply cu | rrent I <sub>cc</sub> | 3.6 | | 40 | μΑ | $V_{IN} = V_{CC}$ or GND | | | $\Delta I_{CC}$ | 3.0 to 3.6 | _ | 750 | μΑ | $V_{IN}$ = one input at ( $V_{CC}$ -0.6) V, other inputs at $V_{CC}$ or GND | Notes: 1. For conditions shown as Min or Max, use the appropriate values under recommended operating <sup>2.</sup> For I/O ports, the parameter $\rm I_{\rm OZ}$ includes the input leakage current. # **Switching Characteristics** (Ta = -40 to $85^{\circ}$ C) | Item | Symbol | V <sub>cc</sub> (V) | Min | Тур | Max | Unit | FROM<br>(Input) | TO<br>(Output) | |-------------------------|-------------------|---------------------|-----|-----|-----|-------------|-----------------|----------------| | Maximum clock frequency | f <sub>max</sub> | 2.5±0.2 | 150 | _ | _ | MHz | | | | | | 2.7 | 150 | _ | _ | | | | | | | 3.3±0.3 | 150 | _ | _ | | | | | Propagation delay time | t <sub>PLH</sub> | 2.5±0.2 | 1.2 | _ | 5.6 | ns | A or B | B or A | | | $t_{\text{PHL}}$ | 2.7 | _ | _ | 5.1 | | | | | | | 3.3±0.3 | 1.2 | _ | 4.3 | | | | | | | 2.5±0.2 | 1.0 | _ | 6.2 | | LE | A or B | | | | 2.7 | _ | _ | 5.2 | | | | | | | 3.3±0.3 | 1.0 | _ | 4.4 | | | | | | | 2.5±0.2 | 1.2 | _ | 6.9 | | SEL | А | | | | 2.7 | _ | _ | 6.6 | _ | | | | | | 3.3±0.3 | 1.1 | _ | 5.6 | _ | | | | Output enable time | t <sub>zH</sub> | 2.5±0.2 | 1.0 | _ | 6.7 | ns | ŌĒ | A or B | | | $t_{ZL}$ | 2.7 | _ | _ | 6.4 | _ | | | | | | 3.3±0.3 | 1.0 | _ | 5.4 | _ | | | | Output disable time | t <sub>HZ</sub> | 2.5±0.2 | 1.7 | _ | 5.7 | ns | ŌĒ | A or B | | | $\mathbf{t}_{LZ}$ | 2.7 | _ | _ | 5.0 | _ | | | | | | 3.3±0.3 | 1.3 | _ | 4.6 | | | | | Setup time | t <sub>su</sub> | 2.5±0.2 | 1.4 | _ | _ | ns | | | | | | 2.7 | 1.1 | _ | _ | <del></del> | | | | | | 3.3±0.3 | 1.1 | _ | _ | | | | | Hold time | t <sub>h</sub> | 2.5±0.2 | 1.6 | _ | _ | ns | | | | | | 2.7 | 1.9 | _ | _ | <del></del> | | | | | | 3.3±0.3 | 1.5 | _ | _ | | | | | Pulse width | t <sub>w</sub> | 2.5±0.2 | 3.3 | _ | _ | ns | | | | | | 2.7 | 3.3 | _ | _ | <del></del> | | | | | | 3.3±0.3 | 3.3 | _ | _ | <del></del> | | | | Input capacitance | C <sub>IN</sub> | 3.3 | _ | 3.5 | _ | pF | Control in | nputs | | Output capacitance | C <sub>IN/O</sub> | 3.3 | _ | 9.0 | _ | pF | A or B po | orts | | TEST | Vcc=2.5±0.2V | Vcc=2.7V,<br>3.3±0.3V | |------------------|--------------|-----------------------| | V <sub>IH</sub> | 2.3 V | 2.7 V | | V <sub>ref</sub> | 1.2 V | 1.5 V | | V <sub>OH1</sub> | 2.3 V | 3.0 V | | V <sub>OL1</sub> | GND | GND | Notes: 1. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, Zo = 50 $\Omega$ , tr $\leq$ 2.5 ns, tf $\leq$ 2.5 ns. - 2. Waveform A is for an output with internal conditions such that the output is low except when disabled by the output control. - 3. Waveform B is for an output with internal conditions such that the output is high except when disabled by the output control. - 4. The output are measured one at a time with one transition per measurement. ## **Package Dimensions** Unit: mm #### **Cautions** - 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document. - 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use. - 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support. - 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as failsafes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product. - 5. This product is not designed to be radiation resistant. - 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi. - 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products. # IITACH Semiconductor & Integrated Circuits. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109 **URL** NorthAmerica http:semiconductor.hitachi.com/ Europe http://www.hitachi-eu.com/hel/ecg http://www.has.hitachi.com.sg/grp3/sicd/index.htm http://www.hitachi.com.tw/E/Product/SICD\_Frame.htm Asia (Singapore) Asia (Taiwan) Asia (HongKong) http://www.hitachi.com.hk/eng/bo/grp3/index.htm Japan http://www.hitachi.co.ip/Sicd/index.htm #### For further information write to: Hitachi Semiconductor (America) Inc. 179 East Tasman Drive. San Jose, CA 95134 Tel: <1> (408) 433-1990 Fax: <1>(408) 433-0223 Hitachi Europe GmbH Electronic components Group Dornacher Stra§e 3 D-85622 Feldkirchen, Munich Germany Tel: <49> (89) 9 9180-0 Fax: <49> (89) 9 29 30 00 Hitachi Europe Ltd. Electronic Components Group. Whitebrook Park Lower Cookham Road Maidenhead Berkshire SL6 8YA, United Kingdom Tel: <44> (1628) 585000 Fax: <44> (1628) 778322 Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 049318 Tel: 535-2100 Fax: 535-1533 Hitachi Asia Ltd. Taipei Branch Office 3F, Hung Kuo Building. No.167, Tun-Hwa North Road, Taipei (105) Tel: <886> (2) 2718-3666 Fax: <886> (2) 2718-8180 Hitachi Asia (Hong Kong) Ltd. Group III (Electronic Components) 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Tsim Sha Tsui, Kowloon, Hong Kong Tel: <852> (2) 735 9218 Fax: <852> (2) 730 0281 Telex: 40815 HITEC HX Copyright ' Hitachi, Ltd., 1999. All rights reserved. Printed in Japan.